Coating processes – With post-treatment of coating or coating material – Liquid extraction of coating constituent or cleaning coating
Reexamination Certificate
1999-04-05
2001-02-06
Bareford, Katherine A. (Department: 1762)
Coating processes
With post-treatment of coating or coating material
Liquid extraction of coating constituent or cleaning coating
C427S354000, C427S430100, C118S407000, C118S428000, C118S500000, C118S503000, C438S014000
Reexamination Certificate
active
06183813
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to a sample preparation tool and methods for using the tool. More particularly, the present invention relates to tools and methods for holding multiple semiconductor wafer samples that are to be stained with treatment chemicals prior to microanalysis, such as scanning electron microscopy, to allow simultaneous sample preparation.
2. Description of the Invention Background
Integrated circuits are typically constructed by depositing a series of individual layers of predetermined materials on a wafer shaped semiconductor substrate, or “wafer”. The individual layers of the integrated circuit are in turn produced by a series of manufacturing steps. The performance characteristics of the circuits are dependent upon the ability to consistently produce the layers not only from wafer to wafer, but from circuit to circuit on each wafer. The maintenance of tight manufacturing tolerances requires that strict quality control procedures be in place, including frequent sampling of the wafers for process characterization. Because of the numerous processing steps involved in the production of semiconductor devices, a significant number of samples must be processed as part of a quality control program. The layers of the wafer are characterized by surface morphology, chemical composition and crystal structure to provide detailed information of the quality of the layers and the processes used to produce the layers. It is desirable to analyze the samples as close to real time as possible to allow for an out of control process line to be detected and corrected as soon as possible. Various microanalytic techniques are employed, such as optical, scanning electron (SEM) and transmission electron (TEM) microscopy to determine the morphology of the layers. The characteristic dimensions of the layers are often a few microns or less, which are well within the capabilities of the analytic tools; however, the results of analyses performed on such short length scales can be highly affected by the preparation techniques used on the samples. Variations in the preparation techniques can produce erroneous indications of product quality and process control problems. In addition, the amount of time necessary to prepare the sample significantly increases the time before an out of control process is detected.
One such example of a technique that is afflicted with the aforementioned problems is in the preparation of samples for SEM analysis. In order to perform the SEM analysis, the wafers must be sectioned to form samples and treated with staining chemicals, such as acids. The current practice in the semiconductor industry is to prepare the samples individually by first placing the sample in the staining chemicals using tweezers. After a predetermined period of time, the sample is removed from the staining chemicals using the tweezers and the sample is rinsed to remove excess staining chemicals and then dried. In many SEM preparation techniques, the samples are exposed to multiple staining chemicals to achieve the desired characteristics and the above procedure must be performed for each staining procedure and for every sample. Obviously, this procedure is very time consuming and can also produce scatter in the test results for a given sample lot due to variations in many factors, such as exposure time and the varying strength of staining chemicals. As such, it would be highly desirable to develop an apparatus and a method to stain wafer samples in a cost effective and timely manner that also tends to minimize the sample to sample variation introduced by the staining process to allow more timely and accurate quality control data to be obtained.
The present invention is directed to an apparatus and method for which overcomes, among others, the above-discussed problems so as to provide an apparatus and a method to uniformly stain a sample lot in a timely manner.
SUMMARY OF THE INVENTION
The above objects and others are accomplished by methods and apparatuses in accordance with the present invention. The apparatus includes at least one slotted support member positionable with respect to a container to allow a sample retained within the slot to be contacted by chemicals within the container. The apparatus may also include a handle which may be attached to or integral with the support member. The number of slots in the support member correspond to at least the number of wafer samples that are to be retained in the slots. Preferably, three support members are spaced parallel to each other and the slots in all three support members are aligned in parallel planes so that larger wafer samples can be seated within the slots on more than one support member and the handle is attached perpendicular to and bisects each member. Also two bending rods are disposed on opposite sides of the handle perpendicular to the support members for bending the support members to open the slots to receive the wafer samples. It is also preferred that the apparatus be formed from a hard plastic material, such as fire resistant polypropylene, or any other material that is sufficiently resistant to the staining chemicals and that can be machined to incorporate slots suitable to receive and retain the wafer samples without crushing the samples.
In the practice of the invention, the wafer is sectioned into the number of samples required by the testing procedure. The samples are inserted into the slots in the support member, which retain the samples, which can then be simultaneously prepared for testing. The apparatus can be used during treatment and transportation of the samples in the various steps of sample preparation necessary prior to performing SEM on the samples.
Accordingly, the present invention provides an apparatus and method for staining semiconductor wafer samples that allows for more uniform staining of the sample lot and significant shortening of the material preparation time for the analysis by allowing the simultaneous preparation of multiple samples. These and other details, objects, and advantages of the invention will become apparent as the following detailed description of a present preferred embodiment thereof proceeds.
REFERENCES:
patent: 3461842 (1969-08-01), Conrad et al.
patent: 3610613 (1971-10-01), Worden
patent: 3737282 (1973-06-01), Hearn et al.
patent: 4199613 (1980-04-01), Johnson
patent: 4586743 (1986-05-01), Edwards et al.
patent: 4717190 (1988-01-01), Witherspoon
patent: 4960224 (1990-10-01), Boenisch
patent: 5131546 (1992-07-01), Kodera
patent: 5503173 (1996-04-01), Kudo et al.
patent: 5740907 (1998-04-01), McCloy
patent: 5747139 (1998-05-01), Schenz
patent: 5759273 (1998-06-01), Martini
patent: 5906681 (1999-05-01), Martini
patent: 6013133 (2000-01-01), Takashima et al.
patent: 54-125975 (1979-09-01), None
patent: 63-144515 (1988-06-01), None
patent: 2079422 (1990-03-01), None
Bareford Katherine A.
Kirkpatrick & Lockhart LLP
Micro)n Technology, Inc.
LandOfFree
Method of staining a semiconductor wafer with a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of staining a semiconductor wafer with a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of staining a semiconductor wafer with a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2576823