Method of shallow trench isolation

Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Grooved and refilled with deposited dielectric material

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438224, 438427, 257 50, H01L 2176

Patent

active

059306467

ABSTRACT:
The invention is an improved process for forming isolations of uniform thickness in narrow and wide trenches. The process begins by forming a pad layer on a semiconductor substrate. A first barrier layer is formed on the pad layer. The first barrier layer and pad layer are patterned forming openings, thereby exposing the substrate surface. The substrate is then etched through the openings to form shallow trenches in the substrate. The trenches generally falling into two ranges of width: narrow trenches having widths in the range between 0.3 .mu.m and 1.0 .mu.m; and wide trenches having widths greater than 1.0 .mu.m. A thin oxide film is grown on the sidewalls and bottoms of the trenches. A gap-fill dielectric layer is formed on the thin oxide film. A polysilicon layer is grown on the gap-fill dielectric layer. The polysilicon layer acts as a stop during CMP, providing additional protection of the gap-fill dielectric layer in the wide trenches. A planarizing material layer is formed on the polysilicon layer. The planarizing material layer, polysilicon layer and gap-fill dielectric layer are planarized to the level of the first barrier layer using chemical mechanical polishing (CMP). The residual planarizing material is then stripped. The polysilicon layer is oxidized forming a novel second dielectric oxide layer in an oxidizing atmosphere. The dielectric layer is densified, preferably in the same oxidizing atmosphere, forming an isolation layer with uniform thickness in the narrow trenches and the wide trenches. The stress developed during conversion of the polysilicon layer to a novel second dielectric oxide layer compensates for the stress due to densification of the dielectric layer.

REFERENCES:
patent: 5130268 (1992-07-01), Liou et al.
patent: 5212114 (1993-05-01), Grewal et al.
patent: 5316965 (1994-05-01), Philipossian et al.
patent: 5346584 (1994-09-01), Nasr et al.
patent: 5410176 (1995-04-01), Liou et al.
patent: 5453639 (1995-09-01), Cronin et al.
patent: 5643836 (1997-07-01), Meister et al.
patent: 5721172 (1998-02-01), Jang et al.
patent: 5728621 (1998-03-01), Zheng et al.
patent: 5817567 (1997-04-01), Jang et al.
patent: 5817568 (1997-07-01), Chao
patent: 5851899 (1996-08-01), Weigland
patent: 5872043 (1996-07-01), Chen
patent: 5880007 (1997-09-01), Varian et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of shallow trench isolation does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of shallow trench isolation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of shallow trench isolation will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-891692

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.