Static information storage and retrieval – Floating gate – Particular biasing
Reexamination Certificate
2001-06-19
2002-09-24
Ho, Hoai (Department: 2818)
Static information storage and retrieval
Floating gate
Particular biasing
C365S185030, C365S185180, C365S185240, C365S185270
Reexamination Certificate
active
06456536
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to the field of non-volatile memory devices. More particularly, the invention relates to a method of programming multi-bit flash electrically erasable programmable read only memory (EEPROM) cells that utilize the phenomena of hot electron injection to trap charge within a trapping dielectric material within the gate.
2. Discussion of Related Art
Memory devices for non-volatile storage of information are currently in widespread use today, being used in a myriad of applications. A few examples of non-volatile semiconductor memory include read only memory (ROM), programmable read only memory (PROM), erasable programmable read only memory (EPROM), electrically erasable programmable read only memory (EEPROM) and flash EEPROM.
Semiconductor EEPROM devices involve more complex processing and testing procedures than ROM, but have the advantage of electrical programming and erasing. Using EEPROM devices in circuitry permits in-circuit erasing and reprogramming of the device, a feat not possible with conventional EPROM memory. Flash EEPROMs are similar to EEPROMs in that memory cells can be programmed (i.e., written) and erased electrically but with the additional ability of erasing all memory cells at once, hence the term flash EEPROM.
An example of a single transistor Oxide-Nitrogen-Oxide (ONO) EEPROM device is disclosed in the technical article entitled “A True Single-Transistor Oxide-Nitride-Oxide EEPROM Device,” T. Y. Chan, K. K. Young and Chenming Hu, IEEE Electron Device Letters, March 1987. The memory cell is programmed by hot electron injection and the injected charges are stored in the oxide-nitride-oxide (ONO) layer of the device. This article teaches programming and reading in the forward direction. Thus, a wider charge trapping region is required to achieve a sufficiently large difference in threshold voltages between programmed and erased states, and only one physical location per cell is used to store the electrons.
An attempt to improve the programming of such ONO EEPROM devices by using two distinct locations per cell to store the electrons is disclosed in both U.S. Pat. No. 5,768,192 and PCT patent application publication WO 99/07000, the contents of which are hereby incorporated herein by reference. In those disclosed devices, a cell is programmed using hot electron programming, each bit is read in a direction opposite that in which it was programmed with a relatively low gate voltage. For example, the right bit is programmed conventionally by applying programming voltages to the gate and the drain while the source is grounded. Hot electrons are accelerated sufficiently to be injected into a region of the trapping dielectric layer near the drain. The device, however, is read in the opposite direction from which it was written, meaning voltages are applied to the gate and the source while the drain is grounded. The left bit is similarly programmed and read by swapping the functionality of source and drain terminals. Programming one the bits leaves the other bit with its information intact and undisturbed. Programming one of the bits, however, have a very small effect on the other bit, e.g., slightly slower programming speed for the second bit. However, the efficiency of such programming is often inadequate since a number of electrons are created by impact ionization in the substrate that are accelerated toward the center of the channel. Such “spillover” electrons are undesirable because they are difficult to remove during the erasure cycle and they cause an increase in the threshold voltage of the complementary bit.
SUMMARY OF THE INVENTION
One aspect of the present invention regards a method of programming a memory cell with a substrate that includes a first region and a second region with a channel therebetween and a gate above the channel, and a charge trapping region that contains a first amount of charge. The method includes applying a constant first voltage across the gate, applying a second constant voltage across the first region and applying a third voltage that is constant and negative to the substrate so that the effect of spillover electrons is substantially reduced when compared with when the third constant voltage is absent.
The above aspect of the present invention provides the advantage of improving the efficiency of programming by decreasing the number of “spillover” electrons that are created.
The above aspects of the present invention provides the advantage of improving the endurance (cycling) of a memory cell.
The present invention, together with attendant objects and advantages, will be best understood with reference to the detailed description below in connection with the attached drawings.
REFERENCES:
patent: 5416738 (1995-05-01), Shrivastava
patent: 5587949 (1996-12-01), Bergemont et al.
patent: 5594685 (1997-01-01), Bergemont et al.
patent: 5768192 (1998-06-01), Eitan
patent: 6011725 (2000-01-01), Eitan
patent: 6269023 (2001-07-01), Derhacobian et al.
patent: 6331952 (2001-12-01), Wang et al.
patent: WO9907000 (1999-02-01), None
T.Y. Chan, et al., A True Single-Transistor Oxide-Nitride-Oxide EEPROM Device, Mar. 1987.
Derhacobian Narbeh
Sobek Daniel
Thurgate Timothy J.
Wang Janet
Auduong Gene N.
Ho Hoai
LandOfFree
Method of programming a non-volatile memory cell using a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of programming a non-volatile memory cell using a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of programming a non-volatile memory cell using a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2894356