Metal working – Method of mechanical manufacture – Assembling or joining
Patent
1980-01-07
1982-02-02
Rutledge, L. Dewayne
Metal working
Method of mechanical manufacture
Assembling or joining
29571, 29578, 148174, 148187, 156653, 156657, 156662, 204 15, 205325, 357 23, 357 59, H01L 2131, H01L 21441
Patent
active
043132561
ABSTRACT:
A method of producing integrated MOS circuits via silicon gate technology with self-adjusting contacts by using silicon nitride masking. In accordance with this method, after etching contact holes for the formation of contacts between monocrystalline doped regions (5) and polysilicon regions (4, 8), or metal interconnections (12), an insulating layer 10 is produced. This insulating layer is produced, after appropriate masking with an oxidation-inhibiting silicon nitride layer of the regions to be connected, from a layer (8) which is additionally applied and doped to correspond to the doped regions in the silicon substrate, and which is converted by local oxidation into the insulating layer (10). This process provides extremely high packing density of circuit elements.
REFERENCES:
patent: 3634203 (1972-01-01), McMahon et al.
patent: 3869786 (1975-03-01), Adam et al.
patent: 3899373 (1975-08-01), Antipov
patent: 3906620 (1975-09-01), Anzai et al.
patent: 3986903 (1976-10-01), Watrous
patent: 4035198 (1977-07-01), Dennard et al.
patent: 4095251 (1978-06-01), Dennard et al.
patent: 4127931 (1978-12-01), Shiba
patent: 4177096 (1979-12-01), Okumura et al.
patent: 4182636 (1980-01-01), Dennard et al.
patent: 4187602 (1980-02-01), McElroy
Rideout et al., "One-Device Memory Cell . . . Metal-to-Polysilicon Contact", Int. Electron Dev. Mtg., Tech. Digest, Wash. D.C., Dec. 1977, pp. 258-261.
Oldham et al., "Improved Integrated Circuit Contact Geometry using Local Oxidation", Proc. Electro Chem. Soc., Spring Mtg, Seattle, Wash., May 1978, pp. 690-691.
Rutledge L. Dewayne
Saba W. G.
Siemens Aktiengesellschaft
LandOfFree
Method of producing integrated MOS circuits via silicon gate tec does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of producing integrated MOS circuits via silicon gate tec, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of producing integrated MOS circuits via silicon gate tec will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1816763