Fishing – trapping – and vermin destroying
Patent
1991-03-18
1992-12-29
Hearn, Brian E.
Fishing, trapping, and vermin destroying
437 41, 437 44, 437 89, 148DIG82, H01L 21265
Patent
active
051751194
ABSTRACT:
A polysilicon layer of approximately 500.ANG. in thickness and a PSG layer approximately 3000.ANG. in thickness are sequentially layered on a silicon wafer on which a gate insulating layer is formed; an opening having been formed in the PSG layer. After forming a side wall layer made of PSG of predetermined thickness in the opening, a second polysilicon layer for a leg portion of an inverse-T gate is embedded in the opening and both PSG layers are removed. Then, n.sup.- impurities are doped by ion implantation by using the second polysilicon layer as a mask, forming a LDD region. Another side wall layer is formed on the second polysilicon layer, and then, the first polysilicon layer, exposed outside of the second polysilicon layer and the side wall layer, is etched. Under the side wall layer, that polysilicon layer constituting a top of the inverse-T gate remains. Ion implantation is implemented by using the second polysilicon layer and the side wall layer as masks, such that a n.sup.+ source and n.sup.+ drain are formed. Since the n.sup.- impurities are doped by the ion implantation through the first polysilicon layer having an even thickness, the junction depth in the LDD region is constant. Additionally, since the thickness of the first polysilicon layer is small, the gate insulating layer reliably functions as an etch-stop in patterning the polysilicon layer.
REFERENCES:
patent: 4744859 (1988-05-01), Hu et al.
patent: 4943537 (1990-07-01), Harrington, III
patent: 4963504 (1990-10-01), Huang
patent: 4978626 (1990-12-01), Poon et al.
patent: 4984042 (1991-01-01), Pfiester et al.
patent: 4988632 (1991-01-01), Pfiester
patent: 5015599 (1991-05-01), Verhaar
patent: 5082794 (1992-01-01), Pfiester et al.
Fujitsu Limited
Hearn Brian E.
Nguyen Tuan
LandOfFree
Method of producing insulated-gate field effect transistor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of producing insulated-gate field effect transistor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of producing insulated-gate field effect transistor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1886821