Fishing – trapping – and vermin destroying
Patent
1987-01-12
1988-09-20
Hearn, Brian E.
Fishing, trapping, and vermin destroying
437 31, 437 41, 437 59, 357 43, H01L 21283, H01L 2120
Patent
active
047725672
ABSTRACT:
A method of producing a semiconductor integrated circuit device in which a bipolar element and a MOS element are produced on a same chip, which includes forming an oxide film on the epitaxial regions of the device; depositing a silicon film on the device over epitaxial regions and forming a base electrode leading region using said silicon; and forming a base leading layer by diffusion from said base electrode leading region to reduce the distance between a collector leading region and the base electrode leading region, thereby enhancing the characteristics of the bipolar element.
REFERENCES:
patent: 3865649 (1975-02-01), Beasom
patent: 4050965 (1977-09-01), Ipri et al.
patent: 4445268 (1984-05-01), Hirao
patent: 4481706 (1984-11-01), Roche
patent: 4484388 (1984-11-01), Iwasaki
patent: 4486942 (1984-12-01), Hirao
patent: 4505027 (1985-03-01), Schwabe et al.
patent: 4512075 (1985-04-01), Vora
patent: 4529456 (1985-07-01), Anzai et al.
patent: 4545116 (1985-10-01), Lau
Ghandhi, "VLSI Fabrication Principles", 1983, John Wiley & Sons, pp. 435-437.
Hearn Brian E.
Mitsubishi Denki & Kabushiki Kaisha
Quach T. N.
LandOfFree
Method of producing a semiconductor integrated circuit BI-MOS de does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of producing a semiconductor integrated circuit BI-MOS de, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of producing a semiconductor integrated circuit BI-MOS de will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1748378