Fishing – trapping – and vermin destroying
Patent
1991-06-03
1992-12-15
Hearn, Brian E.
Fishing, trapping, and vermin destroying
437219, 148DIG103, H01L 2156, H01L 2160
Patent
active
051717166
ABSTRACT:
A semiconductor device contains a stress-relief layer (46) having a glass transition temperature below 150.degree. C. The layer generally lies above an electrical interconnection system (12) in the device but does not overlie bond pad areas. This substantially alleviates thermally induced stress that could otherwise damage electronic components in the device while simultaneously allowing the maximum stress on electrical conductors (32 and 34) that protrude from the external package coating (48) to occur at bonding areas which can tolerate the stress. The layer is preferably made by lithographic patterning.
REFERENCES:
patent: 3694707 (1972-09-01), Nakamura et al.
patent: 3978578 (1976-09-01), Murphy
patent: 4279717 (1981-07-01), Eckberg et al.
patent: 4328262 (1982-05-01), Kurahashi et al.
patent: 4426657 (1984-01-01), Abiru et al.
patent: 4499149 (1985-02-01), Berger
patent: 4504631 (1985-03-01), Doi et al.
patent: 4523371 (1985-06-01), Wakashima
patent: 4636454 (1987-01-01), Fujimoto et al.
patent: 4853761 (1989-08-01), Ikeda
Sasaki et al., "The Development of Mini Plastic IC Packaging for Dip Soldering", Procs. 34th Elec. Comps. Conf., pp. 383-387, May 14-16, 1984.
Antonen et al., "Silicone Coatings for IC Protection," Microelectronics Mfg. & Testing, 4 pages, Apr., 1985.
Kookootsedes et al., "Specialty Silicone Elastomers Cope with Diverse Hybrid Circuit Appl.", Hybrid Circuit Tech., 4 pages, Sep. 1985.
Dennis et al., "Elastomer protects communication fibers", R. & D., pp. 70-71, Jan. 1986.
Kookootsedes et al., "Selecting Protective Materials for Coating Hybrid Circuits", Hybrid Circuit Tech., 4 pages, Mar., 1986.
Khan et al., "Stress relief in Plastic Encapsulated Integrated Circuit Devices by Die Coating with Photodefinable Polyimide", Procs., 38th. Elec. Comps. Conf., 7 pages, May, 1988.
Belton Daniel J.
Cagan Myron R.
Ridley Douglas F.
Chaudhari C.
Hearn Brian E.
North American Philips Corp.
LandOfFree
Method of manufacturing semiconductor device with reduced packag does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing semiconductor device with reduced packag, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing semiconductor device with reduced packag will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2092728