Boots – shoes – and leggings
Patent
1983-09-26
1986-07-22
Gruber, Felix D.
Boots, shoes, and leggings
357 40, 364491, H01L 2702, G06F 1560
Patent
active
046023399
ABSTRACT:
A method of manufacturing a master-slice integrated circuit device, implemented based on a total circuit diagram, including one or more logic blocks, each including a plurality of basic logic blocks such as flip-flops, NAND gates, and the like. The total circuit diagram is reformed by deleting unused basic logic blocks in each of the logic blocks whose output terminals are not used, by deleting unused wirings and other unused basic logic blocks whose output terminals are not connected to any basic logic blocks as a result of the deletion of the basic logic blocks, and by sequentially deleting unused basic logic blocks and unused wirings in the same manner, so as to retain only those basic logic blocks actually used as effective basic logic blocks. The circuit patterns of the master slice integrated circuit device are produced by using the total circuit diagram thus reformed.
REFERENCES:
patent: 4295149 (1981-10-01), Balyoz et al.
patent: 4484292 (1984-11-01), Hong et al.
patent: 4500906 (1985-02-01), Ohno et al.
Journal of Digital Systems, "Channel-Order Router-A New Routing Technique for a Masterslice LSI", Kanada et al., vol. IV, Issue 4, pp. 427-441.
Computer Design, "Custom ICS From Standard Cells: A Design Approach", William Loesch, May 1982, pp. 227-234.
Electronic Design, "Software Logic Cells-Fast, Low-Cost Solution for Custom LSI", vol. 29 (1981), No. 26, pp. 119-124.
E. D. N. Electrical Designs News, "Automated Design and Simulation Aids Speed Semicustom-IC Development", vol. 27, Aug. 1982, No. 15, pp. 35-48.
International Electronics, "CAD Toolbox Holds all Gear for the Design of Custom Logic Arrays", Blood, vol. 54, Sep. 8, 1981, No. 18, pp. 140-142.
Computer, "LSI/VLSI Design Automation", Raymond, vol. 14, Jul. 1981, No. 7, pp. 89-101.
Aihara Satoshi
Tanizawa Tetsu
Fujitsu Limited
Gruber Felix D.
Herndon Heather R.
LandOfFree
Method of manufacturing master-slice integrated circuit device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing master-slice integrated circuit device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing master-slice integrated circuit device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-869184