Metal treatment – Process of modifying or maintaining internal physical... – Chemical-heat removing or burning of metal
Patent
1977-08-05
1979-05-08
Dean, R.
Metal treatment
Process of modifying or maintaining internal physical...
Chemical-heat removing or burning of metal
29576E, 29576W, 29578, 148187, 148188, 357 35, 357 36, 357 44, 357 46, 357 92, H01L 2122, H01L 2176, H01L 2704
Patent
active
041534875
ABSTRACT:
A P type semiconductor layer is formed on an N type semiconductor layer by vapor epitaxial growth technique, an insulating film is formed on the P type semiconductor layer and a grid shape first opening is provided through the insulating film. Then, phosphorus is diffused into the P type semiconductor layer through the grid shape opening to form a first N type region extending through the semiconductor layer to reach the N type semiconductor layer. Then, second openings are formed through respective sections of the insulating film divided by and surrounded by the grid shape first opening and boron is diffused through the first and second openings to form first and second P type regions in the grid shape first N type region and the P type semiconductor layer, respectively. Finally, third openings are formed through respective portions of the insulating film and phosphorus is diffused into the P type semiconductor layer through the third openings to form second N type regions thereby forming an integrated injection logic semiconductor device including a lateral PNP transistor and a vertical NPN transistor.
REFERENCES:
patent: 3472710 (1969-10-01), Welty
patent: 3560278 (1971-02-01), Sanera
patent: 3837936 (1974-09-01), Kraft
patent: 3922565 (1975-11-01), Berger et al.
patent: 3928081 (1975-12-01), Marley et al.
patent: 3982266 (1976-09-01), Matzen et al.
patent: 4005470 (1977-01-01), Tucci et al.
patent: 4009057 (1977-02-01), Brebisson et al.
patent: 4021270 (1977-05-01), Hunt et al.
Carlsen, G. S., "Multiple Diffusion . . . Single Diffusion" I.B.M. Tech. Discl. Bull., vol. 9, No. 10, Mar. 1967, pp. 1456-1458.
Ito Shintaro
Nakai Masanori
Nakamura Jun-ichi
Nishi Yoshio
Shinozaki Satoshi
Dean R.
Saba W. G.
Tokyo Shibaura Electric Co. Ltd.
LandOfFree
Method of manufacturing intergrated injection logic semiconducto does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing intergrated injection logic semiconducto, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing intergrated injection logic semiconducto will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1232328