Fishing – trapping – and vermin destroying
Patent
1990-07-19
1993-01-12
Thomas, Tom
Fishing, trapping, and vermin destroying
437 41, 437 57, 437 59, 437186, 437193, 437228, 437233, 148DIG9, H01L 2170
Patent
active
051790319
ABSTRACT:
A method of making bipolar and MOS devices simultaneously using a single fabrication process. In one embodiment of the invention, a silicon substrate is divided into bipolar and MOS regions. A thin layer of gate oxide, having a thickness in the range of from approximately 150 angstroms to 300 angstroms, is thermally grown on the silicon substrate. A thin layer of polycrystalline silicon, having a thickness in the range of from approximately 500 angstroms to 1000 angstroms is deposited on the gate oxide layer to protect the gate oxide layer during subsequent processing. Both the thin polysilicon layer and the gate oxide layer are removed from the bipolar region where the emitter is to be formed. To maintain the integrity of the gate oxide layer during etching, a photoresist mask used during the polysilicon etch is retained during the gate oxide etch, and the gate oxide is etched in a buffered oxide solution. A thick layer of polysilicon then is deposited on the bipolar and MOS regions of the silicon substrate, and the substrate is masked and etched for forming the emitter and gates of the bipolar and MOS devices, respectively.
REFERENCES:
patent: 4120707 (1978-10-01), Beasom
patent: 4341009 (1982-07-01), Bartholomew et al.
patent: 4346512 (1982-08-01), Liang et al.
patent: 4497106 (1985-02-01), Momma et al.
patent: 4503603 (1985-03-01), Blossfeld
patent: 4717686 (1988-01-01), Jacobs et al.
patent: 4727046 (1988-02-01), Tuntasood et al.
patent: 4735911 (1988-04-01), Schaber
patent: 4737472 (1988-04-01), Schaber et al.
patent: 4745080 (1988-05-01), Scovell et al.
patent: 4752589 (1988-06-01), Schaber et al.
patent: 4764482 (1988-08-01), Hsu
"Buried Contact Process," R. L. Mohler et al., IBM Technical Disclosure Bulletin, vol. 26, No. 7B (Dec. 1983).
Brassington Michael P.
El-Diwany Monir H.
Razouk Reda R.
Tuntasood Prateep
National Semiconductor Corporation
Thomas Tom
LandOfFree
Method of manufacturing a polysilicon emitter and a polysilicon does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing a polysilicon emitter and a polysilicon , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing a polysilicon emitter and a polysilicon will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1219771