Fishing – trapping – and vermin destroying
Patent
1994-05-25
1997-08-26
Niebling, John
Fishing, trapping, and vermin destroying
437 52, H01L 218247
Patent
active
056610530
ABSTRACT:
Techniques of forming a flash EEPROM cell array with the size of individual cells being reduced, thereby increasing the number of cells which may be formed on a semiconductor substrate of a given size. Use of dielectric spacers in several steps of the process controls areas being etched or implanted with ions to something smaller than can be obtained by the highest resolution photolithography. Both split-channel and non-split-channel (no select transistor) types of memory cells are included. Example cells employ three polysilicon layers, having separate floating, control and erase gates. A technique of forming the memory cell gates with greater uniformity of conductivity level includes depositing undoped polysilicon and then using ion implantation to introduce the dopant. Field oxide is formed at an early stage in the process by CVD deposition and dry etching. The memory cell array and adjacent peripheral components are formed in a coordinated manner on a single integrated circuit chip.
REFERENCES:
patent: 3970486 (1976-07-01), Kooi
patent: 4101344 (1978-07-01), Kooi et al.
patent: 4267632 (1981-05-01), Shappir
patent: 4385432 (1983-05-01), Kuo et al.
patent: 4652334 (1987-03-01), Jain et al.
patent: 4849369 (1989-07-01), Jeuch et al.
patent: 5025494 (1991-06-01), Gill et al.
patent: 5045489 (1991-09-01), Gill et al.
patent: 5070032 (1991-12-01), Yuan et al.
patent: 5095344 (1992-03-01), Harari
patent: 5196367 (1993-03-01), Lu et al.
patent: 5312781 (1994-05-01), Gregor et al.
patent: 5343063 (1994-08-01), Yuan et al.
patent: 5374575 (1994-12-01), Kim et al.
patent: 5385857 (1995-01-01), Solo de Zaldivar
patent: 5397724 (1995-03-01), Nakajima et al.
patent: 5418176 (1995-05-01), Yang et al.
Wolf et al., "Silicon Processing for the VLSI Era: Volume 1-Process Technology", pp. 177-179, 1986.
Booth Richard A.
Niebling John
SanDisk Corporation
LandOfFree
Method of making dense flash EEPROM cell array and peripheral su does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of making dense flash EEPROM cell array and peripheral su, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of making dense flash EEPROM cell array and peripheral su will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1987762