Method of making contact alignment for nonvolatile memory device

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437193, 437978, 437979, H01L 21441

Patent

active

053765710

ABSTRACT:
A layout and fabrication technique for EPROMs and similar devices includes a preferred technique for partially self-aligning bit line contacts. In addition, a self-aligned, buried Vss line is provided which is in contact with the substrate for its entire length. This provides a highly conductive Vss line, allowing the size of such line to be diminished. The use of a buried Vss contact line and a partially self-aligned bit line contact contributes to a device layout having minimum cell sizes for a given feature size.

REFERENCES:
patent: 4935380 (1990-06-01), Okumura
patent: 5013674 (1991-05-01), Bergemont
patent: 5019527 (1991-05-01), Ohshima et al.
patent: 5028990 (1991-07-01), Kotaki et al.
patent: 5060190 (1991-10-01), Chen et al.
patent: 5081060 (1992-01-01), Kim
patent: 5113238 (1992-05-01), Wang et al.
patent: 5231043 (1993-07-01), Chan et al.
Wolf et al., "Silicon processing for the VLSI Era", pp. 384-387, 1986.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of making contact alignment for nonvolatile memory device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of making contact alignment for nonvolatile memory device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of making contact alignment for nonvolatile memory device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-919013

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.