Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Having substrate registration feature
Reexamination Certificate
1999-09-14
2001-10-02
Pham, Long (Department: 2823)
Semiconductor device manufacturing: process
Formation of electrically isolated lateral semiconductive...
Having substrate registration feature
C438S462000, C257S797000
Reexamination Certificate
active
06297124
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to a method for improving the signal strength of light reflected from buried semiconductor layers in a semiconductor device or assembly and the resulting semiconductor devices formed thereby. More specifically, the invention relates to an improved method for reducing reflection caused by differences in the refractive index at the interfaces of adjacent layers of two or more materials in a semiconductor device or assembly by inserting therebetween a layer of material having a refractive index intermediate the refractive indexes of the previously-adjacent layers of materials.
2. State of the Art
Increased integration and density of modern semiconductor integrated circuits require increasing the accuracy of alignment-based operations and patterning processes. Specifically, resolution and alignment accuracy are basic performance requirements in alignment and exposure apparatuses used in the field of manufacturing semiconductor devices. For example, precise position aligment (i.e., “mask aligment”) is required each time a mask pattern is reduced in size and transferred to a silicon wafer, another substrate of silicon, or other semiconductor material by optical reduction-photolithographic techniques. Likewise, a precise position alignment is required where a laser trimming apparatus is used to cut sections or levels of the semiconductor on a semiconductor device pattern. These requirements, coupled with the ongoing tendency to further miniaturization and higher capacity of semiconductor devices, have demanded further improvements in the resolution and alignment accuracy used in today's semiconductor manufacturing processes.
During the manufacturing process, movement of the device or expansion and contraction of a device pattern often produces differences between locations resident in a design-based coordinate system of a device pattern (hereinafter “coordinate system”) and execution according to the coordinate system by an apparatus responsible for a fabrication step, such as a laser trimming apparatus. That is, unless the coordinate system of the device pattern on the silicon wafer coincides with that actually employed by the fabrication apparatus, it is impossible for the fabrication apparatus to properly align itself onto a precise position on the wafer and to carry out patterning, additive, or subtractive steps in the manufacturing process. For example, where a laser trimming apparatus is used to cut a fuse on a device pattern, the misalignment of the laser trimming apparatus results in an improperly-aligned fuse position, a variation which ultimately results in a cutting failure.
To make an operation executed by the fabrication apparatus precisely coincide with the coordinate system, a plurality of alignment marks is typically formed on the device pattern. Each of the alignment marks is constructed of a highly reflective material, such as aluminum, and is surrounded by a field region devoid of reflective material.
In conventional alignment methods utilizing the aforementioned alignment marks, the device pattern is scanned with light of varying wavelengths emanating from an alignment apparatus (e.g., a laser beam) along an x- or y- axis of the coordinate system. Variation in the amount of light reflected vertically from the reflective layer is then detected each time the alignment apparatus scans the area overlying an alignment mark. In this manner, the position of each of the alignment marks is detected. Based on the detected coordinates of the alignment marks, the position of the fabrication apparatus or device pattern is adjusted so that the fabrication apparatus is positioned precisely at a point that coincides with the coordinate system of the device pattern.
During the manufacturing process, the alignment marks are generally covered with one or more layers of light-transmissive materials, such as polysilicon, resist, insulator, and combinations of other suitable and known films. These intervening layered materials create optical interference with the beam of light traveling between the alignment apparatus and the alignment mark during alignment steps in subsequent phases of the fabrication process. Specifically, as light passes through the interface between two thin-film layers of dielectric, non-absorbing materials having different indexes of refraction, reflection of the light passing therethrough increases. This reflective effect increases as the difference between the indexes of refraction between two adjacent layers increases.
Reflection can cause alignment problems by reducing the incident light signal reaching the alignment marks. Additionally, when the light signal is reflected from the alignment marks back to the alignment apparatus, the strength and resolution of the light signal undergoes additional reflection as the light signal passes through each interface between adjacent layers of overlying material.
Several solutions have been proposed in the prior art to solve the above-mentioned problems associated with alignment inaccuracies due to reflection in semiconductor devices. For example, various alignment systems for use with projection (photoresist) exposure apparatus have utilized an alignment light, having a wavelength that is different from that of an exposing light and that is within the visible wavelength region, in order to enable observation of a wafer surface during the alignment procedure.
Another proposed solution involves formation of a transparent anti-reflective film on a top surface of a resist layer and peeling the film after exposure in order to form a fine resist pattern to high dimensional and alignment accuracies. The use of a low index of refraction material as the anti-reflective film results in a reduction of reflected light at the interface between the resist layer and anti-reflective film, thus improving the dimensional accuracy of a resist image. An alternative method requires removal of a portion of a cover film deposited over the alignment marks to eliminate reflection caused by the cover film.
Other proposed approaches have involved modification of an optical system used with the projection exposure apparatus. For instance, U.S. Pat. No. 5,532,871 to Hashimoto et al. discloses a two-wavelength anti-reflection film consisting of alternately laminated layers of low and intermediate refractive index materials which are applied to the faces of the mirrors and lenses of an optical system.
Although the aforementioned methods eliminate a number of alignment problems which occur as a result of reflection between the layered materials, these methods also possess a number of shortcomings. For example, the inclusion of anti-reflective layers or films is limited to the top surface of the uppermost layer (usually a resist in the case of photolithography processes). While this approach does provide a more defined light signal, it does not necessarily improve overlay accuracy of the geometries which are patterned from level to level during the fabrication process. Other previously-identified methods require specialized fabrication steps (e.g., removal of the portion of film covering the alignment mark) and equipment, which requirements result in increased fabrication costs and production times.
In view of the foregoing limitations, there is a need in the semiconductor art for an improved method of reducing reflection of light caused by changes in the refractive index at the interface(s) of layered materials in a semiconductor device during the alignment step in semiconductor processing and fabrication.
SUMMARY OF THE INVENTION
The present invention is directed to a method for reducing refraction and reflection occurring at the interface between adjacent layers of different materials in a semiconductor device during an alignment step in a semiconductor device fabrication process. The method comprises forming a corrective layer of material between layers of material which would otherwise be mutually adjacent, hereinafter termed “process” layers for c
Graettinger Thomas M.
New Daryl C.
Micro)n Technology, Inc.
Pham Long
TraskBritt
LandOfFree
Method of improving alignment signal strength by reducing... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of improving alignment signal strength by reducing..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of improving alignment signal strength by reducing... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2610025