Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Having substrate registration feature
Reexamination Certificate
1998-11-09
2002-02-12
Fourson, George (Department: 2823)
Semiconductor device manufacturing: process
Formation of electrically isolated lateral semiconductive...
Having substrate registration feature
C438S424000, C438S700000
Reexamination Certificate
active
06346456
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to a method of improving the alignment during semiconductor fabrication process, and more particularly, to a method of improving the step height of an alignment mark after the formation of a shallow trench isolation (STI).
2. Description of the Related Art
Integration circuits (ICs) have reached every part of our daily lives. However, the process of fabricating an IC is very complex. Hundreds of steps are needed for making an IC. The fabrication normally takes one or two month to complete. The IC industry is a high technology industry including four main branches: IC design, wafer fabrication, wafer testing, and wafer packaging. Thus, IC industry is not only an advanced technology industry, but also a high risky industry which needs a tremendous capital to maintain.
For wafer fabrication, processes such as oxidation, diffusion, deposition, patterning, and etching, are further included. While exposing the photo-resist layer on the surface for patterning a wafer, in addition to a light source, a photo-mask for transferring the pattern is necessary.
For a normal process of a device, 10 to 18 steps of photolithography and etching are used. In every step of exposure, an alignment is necessary to obtain a precise pattern. Otherwise, a device failure is caused due to improper pattern transfer.
In a conventional exposure process, a photo-mask including an alignment mark is used. Corresponding to the photo-mask, alignment marks on the wafer for forming semiconductor devices are required. In the conventional alignment system, the step height of an alignment provides a scattering site or a diffraction edge. To perform an alignment process, a He—Ne laser with a wavelength of about 633 nm is normally used as the light source incident on the alignment mark. While the He—Ne laser is projected on the wafer, a diffraction effect is caused and reflected to an alignment sensor, for example, a dark field, a bright field, or a first diffraction interferometer alignment system. In case that the step height is small, for example, less than 200 Å, the diffraction effect is not obvious. Consequently, the alignment signal is too weak, or the noise ratio is too strong for the alignment sensor to detect.
In tradition ultra large semiconductor integration (ULSI), STI is a standard process flow for fabrication. The oxide chemical-mechanical polishing (CMP) in STI process usually planarize most of the topography to result in a small step height. With a step height of less than about 200 Å between the surface of an isolation region and the surface of a field region, the alignment mark on a scribe line results in a misalignment during alignment process.
In
FIG. 1
a
to
FIG. 1
i
, a conventional method of forming a shallow trench isolation is shown. As shown in
FIG. 1
a
, a semiconductor substrate
100
is provided. A pad oxide layer (not shown) is form on the semiconductor substrate
100
, and a silicon nitride having a thickness of about 1.5 kÅ is formed on the pad oxide layer.
In
FIG. 1
b,
using a photo-mask, a photo-resist layer
104
is formed and defined on the semiconductor substrate
100
. As a consequence, the silicon nitride layer
102
on an active region
101
of the semiconductor substrate
100
is covered by the photo-resist layer
104
. On the contrary, the silicon nitride layer
102
on a predefined STI region of the semiconductor substrate
100
is exposed. The exposed silicon nitride layer
102
is removed by etching. The pad oxide layer is dipped and removed by using hydrogen fluoride solution as an etchant, so that the semiconductor substrate within the predefined STI region is exposed. As shown in
FIG. 1
c
, part of the semiconductor substrate
100
within the isolation region is removed to form a trench with a depth of about 4 kÅ.
In
FIG. 1
d
, the photo-resist layer
104
is removed. Over the semiconductor substrate
100
, an insulation layer
106
, for example, an oxide layer having a thickness of about 1000 Å, is formed and the trench is filled therewith. Under a temperature of about 1000° C., an annealing is performed for about 30 minutes.
In
FIG. 1
e
, using CMP, the top surface of the semiconductor substrate
100
is polished and planarized with the silicon nitride layer
102
as a stop layer. The CMP process is performed until the silicon nitride layer
102
is exposed.
In
FIG. 1
f
, the silicon nitride layer
102
is stripped by etching. The pad oxide layer is dipped and removed by using hydrogen fluoride solution (HF) as an etchant. Simultaneously, a part of the insulation layer
106
which fills the trench is removed by HF. The resultant STI is shown as
FIG. 1
g.
A channel ion implantation
108
is performed on the active region
101
on the semiconductor
100
.
In
FIG. 1
h
, after the formation of a channel, a gate oxide layer
110
is formed over the semiconductor substrate
100
. In
FIG. 1I
, a poly-silicon layer
112
is formed on the gate oxide layer
110
. Using conventional photolithography, etching, and annealing processes, the poly-silicon layer
112
is defined into a poly-line.
As described above, while defining the poly-silicon layer
112
using photolithography, the alignment mark on the scribe line is used for alignment. However, using the conventional process of forming a STI, with the insulation layer filling within the trench on the alignment mark, a step height is not enough to obtain a proper alignment signal. A misalignment is easily caused.
SUMMARY OF THE INVENTION
It is therefore an object of the invention to provide a method of improving the alignment for semiconductor fabrication. After the formation of a shallow trench isolation, the insulation layer within the shallow trench isolation on the alignment mark in a scribe line is removed partly or completely in light of practical requirement. Therefore, the step height of the alignment is increased. As a result, the accuracy of alignment is enhanced, and the product yield is improved.
To achieve these objects and advantages, and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention is directed towards a method of improving alignment for semiconductor fabrication. A semiconductor substrate is provided. The semiconductor comprises a field region and a scribe line on which an alignment mark is comprised. A plurality of shallow trench isolation structures are formed on the field region and the alignment mark. Each of the shallow trench isolation structures is filled with an insulation layer. The insulation layer within shallow trench isolation trench on the alignment is partly or completely removed. A gate oxide layer and a poly-silicon layer are formed over the semiconductor substrate in sequence. The poly-silicon layer is defined to form a poly-line.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
REFERENCES:
patent: 5786260 (1998-07-01), Jang et al.
patent: 5889335 (1999-03-01), Kuroi et al.
Fourson George
Garcia Joannie Adelle
United Microelectronics Corp.
LandOfFree
Method of improving alignment for semiconductor fabrication does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of improving alignment for semiconductor fabrication, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of improving alignment for semiconductor fabrication will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2974387