Metal fusion bonding – Process – With pretreating other than heating or cooling of work part...
Reexamination Certificate
2000-04-20
2001-06-26
Dunn, Tom (Department: 1725)
Metal fusion bonding
Process
With pretreating other than heating or cooling of work part...
C228S180220, C438S613000
Reexamination Certificate
active
06250541
ABSTRACT:
FIELD OF INVENTION
The present invention relates to a method of forming an interconnection on printed circuit board electronic modules. The interconnection of this invention involves a flip chip that is designed to be reliable for use in conjunction with printed circuit boards.
BACKGROUND ART
With continuing advances in the semiconductor industry, electrical circuits are often designed to utilize as little space as is practicable. Circuit space often is a valuable asset which needs to be conserved, and a miniaturization of electrical circuits often improves speed, reduces noise and leads to other performance advantages. In combination with the need to conserve circuit space, circuit interconnections should be designed to function reliably under the expected operating condition.
Vias are often utilized with integrated circuits (IC) to provide the interconnection necessary between the internal circuitry of the IC and the external interface, for example circuitry printed wiring board electronic modules. This interconnection can be achieved in two ways. With the first approach, the vias are finished with metal pads which are wire-bonded to lead frames. The back or inactive side of the semiconductor device is metallized so that the device can be soldered to a heat-spreader for heat dissipation, if needed. The complete device is then molded in a plastics package. The lead frames, which extend from inside of the plastics package to the outside of the package, are to be soldered to the printed wiring board (PWB) during assembly. However, the wire-bonding method is a major contributor to signal parasitic inductance, especially if the wire loop length is not strictly minimized. Such parasitic inductance distorts signal frequencies.
The second approach, commonly referred to as “flip chip”, is to have a suitable layered metallization, using conventional metal deposition processes for the via bond pad, upon which a metal bump is constructed, and the device can be bonded directly to the substrate through the bump. Flip chip or direct chip attachment mounting techniques are used to increase the density of electrical circuits. Flip chip mounting techniques relate to “flipping” the die over and directly attaching the active or top surface of the semiconductor device to a printed wiring board. Since the actual semiconductor die size is so much smaller than a typical semiconductor package, there is significant savings with integrated circuit space and substrate space. This method saves substantial packaging costs, integrated circuit space and substrate space.
Flip chip technology uses electrically conducted bumps such as tin-lead solder or gold, to provide input/output interconnects between the circuit on the silicon chip and the circuitry on the substrate of an electronic module. The basic connection scheme consists of die input/output (I/O) pads that have had bumps applied, plus a matching set of substrate solder wettable pads. The die I/O pads are formed by etching vias through the passivation layer followed by hermetically sealing the via by evaporating layers of the appropriate materials through a mask. A solder alloy is then deposited on the pad to form the solder bump. Meanwhile, the substrate solder wettable pads are formed to interconnect with the bumps on the integrated circuit, for example through reflow. A flux is used to remove oxides on metal surfaces in order to promote sound metallurgical bonding. The reflow step can be achieved in a vapor-phase or infrared oven or by a localized heat source. The use of flip chips on printed wiring boards (PWB) is desirable due to its simplicity, low cost, high density and reliability.
However, conventional flip chip techniques have several disadvantages. One significant problem is that direct attachment of a device to a printed wiring board provides little opportunity for relative movement between the device and the printed wiring board. Traditional printed wiring boards are made using a substrate, such as a glass fiber reinforced epoxy or a polyamide, which has a vastly different coefficient of thermal expansion than the silicon from which most semiconductor devices are made. Consequently, when the electrical circuit experiences temperature changes, the printed wiring board expands at a different rate than the semiconductor device. As a result of the stresses experienced from the differing coefficient of thermal expansion, a solder joint may break, causing failure of the electronic product.
Yet another problem associated with conventional flip chip techniques is that of metallurgical incompatibilities between semiconductor devices and printed wiring boards. Semiconductor devices typically incorporate aluminum bonding pads, which are easier to deposit and are suitable for metal bonding purposes. However, the aluminum pads are not solderable with the tin-lead solders. Consequently, flip chip techniques first ensure that pad geometries of a semiconductor device are compatible with the printed wiring board, then deposit a barrier metal over the pads, followed by a copper layer over the barrier metal. The barrier metal protects the aluminum device pad from the copper. Bumps are formed over the copper layer for interconnection with the printed wiring board. Conventional flip chips use tin-lead solders to form the bumps. However, with solder bumps, there needs to be certain distances between the bumps in order to avoid bridging between the bumps during reflow soldering, therefore limiting the input/output density or “pitch” of the device. In order to satisfy the need for high density electronic packaging, gold bumps have been used for interconnection to tin over the copper pad on the PWB through thermocompression bonding. However, gold is very expensive and therefore limits the wide application of such products. Accordingly, there is a need for a reliable flip chip bump interconnect which takes care of the problems associated with changing temperature conditions, is capable of providing high density fine pitch interconnection, and is affordable.
SUMMARY OF THE INVENTION
Accordingly, it is an object of the present invention to provide a method for adapting semiconductor devices for interconnection with a printed wiring board. Yet another object of the present invention is to provide a method of interconnecting a semiconductor device and a printed wiring board to resolve any problems associated with coefficient of thermal expansion mismatches.
Still another object of the invention is to provide a method for interconnecting a semiconductor device and a printed wiring board which is inexpensive, consumes a minimal amount of space, and does not require the use of wire bonding.
The above and other advantages of the present invention are carried out by the present invention which describes a method of forming an interconnection between a printed wiring board and an integrated circuit. The invention further includes a method of forming a metallized via bond pad on an integrated circuit for flip chip interconnection.
REFERENCES:
patent: 3658660 (1972-04-01), Maddock
patent: 3663184 (1972-05-01), Wood et al.
patent: 3839727 (1974-10-01), Herdzik et al.
patent: 3925110 (1975-12-01), Premata et al.
patent: 4661375 (1987-04-01), Thomas
patent: 4837609 (1989-06-01), Gurvitch et al.
patent: 4887760 (1989-12-01), Yoshino et al.
patent: 4970571 (1990-11-01), Yamakawa et al.
patent: 5108027 (1992-04-01), Warner et al.
patent: 5120678 (1992-06-01), Moore et al.
patent: 5134460 (1992-07-01), Brady et al.
patent: 5137845 (1992-08-01), Lochon et al.
patent: 5143865 (1992-09-01), Hideshima et al.
patent: 5227812 (1993-07-01), Watanabe et al.
patent: 5251806 (1993-10-01), Agarwala et al.
patent: 5258648 (1993-11-01), Lin
patent: 5277756 (1994-01-01), Dion
patent: 5342999 (1994-08-01), Frei et al.
patent: 5349500 (1994-09-01), Casson et al.
patent: 5390080 (1995-02-01), Melton et al.
patent: 5401689 (1995-03-01), Frei et al.
patent: 5431328 (1995-07-01), Chang et al.
patent: 5440239 (1995-08-01), Zappella et al.
patent: 5449955 (1995-09-01), Debiec et al.
patent: 5452842 (
Achari Achyuta
Paruchuri Mohan
Shangguan Dongkai
Dunn Tom
Mollon Mark
Stoner Kiley
Visteon Global Technologies Inc.
LandOfFree
Method of forming interconnections on electronic modules does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming interconnections on electronic modules, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming interconnections on electronic modules will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2474712