Fishing – trapping – and vermin destroying
Patent
1993-12-02
1995-02-14
Fourson, George
Fishing, trapping, and vermin destroying
437 60, 437919, H01L 2170, H01L 2700
Patent
active
053895592
ABSTRACT:
A trench capacitor DRAM cell with Shallow Trench Isolation (STI), a self-aligned buried strap and the method of making the cell. A trench capacitor is defined in a substrate. The trench capacitor's polysilicon (poly) plate is recessed below the surface of the substrate and the trench sidewalls are exposed above the poly. A doped poly layer is deposited over the surface contacting both the sidewall and the trench capacitor's poly plate. Horizontal portions of the poly layer are removed either through chemmech polishing or Reactive Ion Etching (RIE). A shallow trench is formed, removing one formerly exposed trench sidewall and a portion of the trench capacitor's poly plate in order to isolate the DRAM cell from adjacent cells. The remaining poly strap, along the trench sidewall contacting the poly plate, is self aligned to contact the source of the DRAM Pass gate Field Effect Transistor (FET). After the shallow trench is filled with oxide, FET's are formed on the substrate, completing the cell. In an alternate embodiment, instead of recessing the poly plate, a shallow trench is formed spanning the entire width of the trench capacitor. The deposited polysilicon is selectively removed, having straps that strap the poly plate to the shallow trench sidewall.
REFERENCES:
patent: 4717689 (1988-01-01), Mass et al.
patent: 4859622 (1989-08-01), Eguchi
patent: 4881105 (1989-11-01), Davari et al.
patent: 5008214 (1991-04-01), Redwine
patent: 5013680 (1991-05-01), Lowrey et al.
patent: 5049518 (1991-09-01), Fuse
patent: 5064776 (1991-11-01), Roberts
patent: 5065273 (1991-11-01), Rajeevakumar
patent: 5156992 (1992-10-01), Teng et al.
patent: 5173439 (1992-12-01), Dash et al.
patent: 5182224 (1993-01-01), Kim et al.
patent: 5183774 (1993-02-01), Satoh
patent: 5198995 (1993-03-01), Dennard et al.
patent: 5225363 (1993-07-01), Riemenschneider et al.
patent: 5244824 (1993-09-01), Sivan
M. Sakao, et al., "A Capacitor-Over-Bit-Line (COB) Cell with a Hemispherical-Grain Storage Node for 64Mb DRAMs" IEEE, pp. 27.3.1-27.3.4 1990.
Hsieh Chang-Ming
Hsu Louis L.
Mii Toshio
Ogura Seiki
Shepard Joseph F.
Fourson George
International Business Machines - Corporation
Peterson Jr. Charles W.
Tsai H. Jey
LandOfFree
Method of forming integrated interconnect for very high density does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming integrated interconnect for very high density , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming integrated interconnect for very high density will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-287506