Method of forming chalcogenide comprising devices and method...

Semiconductor device manufacturing: process – Having selenium or tellurium elemental semiconductor component

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S103000, C438S084000, C438S308000, C438S522000, C438S537000, C438S558000

Reexamination Certificate

active

06784018

ABSTRACT:

TECHNICAL FIELD
This invention relates to methods of forming non-volatile resistance variable devices and to methods of forming a programmable memory cell of memory circuitry.
BACKGROUND OF THE INVENTION
Semiconductor fabrication continues to strive to make individual electronic components smaller and smaller, resulting in ever denser integrated circuitry. One type of integrated circuitry comprises memory circuitry where information is stored in the form of binary data. The circuitry can be fabricated such that the data is volatile or non-volatile. Volatile storing memory devices result in loss of data when power is interrupted. Non-volatile memory circuitry retains the stored data even when power is interrupted.
This invention was principally motivated in making improvements to the design and operation of memory circuitry disclosed in the Kozicki et al. U.S. Pat. Nos. 5,761,115; 5,896,312; 5,914,893; and 6,084,796, which ultimately resulted from U.S. patent application Ser. No. 08/652,706, filed on May. 30, 1996, disclosing what is referred to as a programmable metallization cell. Such a cell includes opposing electrodes having an insulating dielectric material received therebetween. Received within the dielectric material is a fast ion conductor material. The resistance of such material can be changed between highly insulative and highly conductive states. In its normal high resistive state, to perform a write operation, a voltage potential is applied to a certain one of the electrodes, with the other of the electrode being held at zero voltage or ground. The electrode having the voltage applied thereto functions as an anode, while the electrode held at zero or ground functions as a cathode. The nature of the fast ion conductor material is such that it undergoes a structural change at a certain applied voltage. With such voltage applied, a conductive dendrite or filament extends between the electrodes, effectively interconnecting the top and bottom electrodes to electrically short them together.
Once this occurs, dendrite growth stops, and is retained when the voltage potentials are removed. Such can effectively result in the resistance of the mass of fast ion conductor material between electrodes dropping by a factor of 1,000. Such material can be returned to its highly resistive state by reversing the voltage potential between the anode and cathode, whereby the filament disappears. Again, the highly resistive state is maintained once the reverse voltage potentials are removed. Accordingly, such a device can, for example, function as a programmable memory cell of memory circuitry.
The preferred resistance variable material received between the electrodes typically and preferably comprises a chalcogenide material having metal ions diffused therein. A specific example is germanium selenide having silver ions diffused therein. The present method of providing the silver ions within the germanium selenide material is to initially chemical vapor deposit the germanium selenide glass without any silver being received therein. A thin layer of silver is thereafter deposited upon the glass, for example by sputtering, physical vapor deposition or other technique. An exemplary thickness is 200 Angstroms or less. The layer of silver is irradiated, preferably with electromagnetic energy at a wavelength less than 500 nanometers. The thin nature of the deposited silver enables such energy to pass through the silver to the silver/glass interface effective to break a chalcogenide bond of the chalcogenide material. This may form Ag
2
Se, which effectively dopes the glass with silver. The applied energy and overlying silver ultimately result in the silver migrating into the glass layer such that a typical homogenous distribution of silver throughout the layer is achieved.
Saturation of silver in germanium selenide is apparently at a maximum of about 34 atomic percent or less depending on the germanium selenide stoichiometry. Yet, preferred existing technology for cell fabrication constitutes a concentration which is less than the maximum; in the case of 34 atomic percent maximum, an example concentration would be about 27 atomic percent.
After the chalcogenide material is provided with silver to a desired concentration, the top electrode material (typically silver) is next deposited. But, as the silver doping/diffusion into the chalcogenide material approaches the maximum or saturation, some Ag
2
Se was discovered to form at the surface and remain there as opposed to diffusing into the glass. Further, the surface Ag
2
Se was typically in the form of semicircular nodules or bumps anywhere from 50 Angstroms to 20 microns across. Unfortunately when the typical silver electrode material is subsequently deposited, such tends to mound on top of these previous bumps. This can create voids to the doped germanium glass through the top electrode material, whereby the silver doped germanium selenide glass is partially exposed. Unfortunately, some of the photodeveloper solutions typically used for patterning the top electrode (i.e. tetramethyl ammonium hydroxide) will etch the glass that is exposed.
It would be desirable to overcome or at least reduce this problem. While the invention was principally motivated in overcoming this problem, it is in no way so limited. The artisan will appreciate applicability of the invention in other aspects unrelated to the problem, with the invention only being limited by the accompanying claims as literally worded and as appropriately interpreted in accordance with the doctrine of equivalents.
SUMMARY
The invention includes methods of forming a programmable memory cell of memory circuitry and non-volatile resistance variable devices. In one implementation, a method of forming a non-volatile resistance variable device includes forming a first conductive electrode material on a substrate. Chalcogenide comprising material is formed over the first conductive electrode material. The chalcogenide material comprises A
x
Se
y
, where “A” comprises at least one element which is selected from Group 13, Group 14, Group 15, or Group 17 of the periodic table. A silver comprising layer is formed over the chalcogenide material. The silver is irradiated effective to break a chalcogenide bond of the chalcogenide material at an interface of the silver comprising layer and chalcogenide material and diffuse at least some of the silver into the chalcogenide material, and an outer surface of the chalcogenide material is formed. After the irradiating, the chalcogenide material outer surface is exposed to an iodine comprising fluid effective to reduce roughness of the chalcogenide material outer surface from what it was prior to the exposing. After the exposing, a second conductive electrode material is deposited over the chalcogenide material, and which is continuous and completely covering at least over the chalcogenide material, and the second conductive electrode material is formed into an electrode of the device.
Other implementations and aspects are contemplated and disclosed.


REFERENCES:
patent: 3622319 (1971-11-01), Sharp
patent: 3743847 (1973-07-01), Boland
patent: 4269935 (1981-05-01), Masters et al.
patent: 4312938 (1982-01-01), Drexler et al.
patent: 4316946 (1982-02-01), Masters et al.
patent: 4320191 (1982-03-01), Yoshikawa et al.
patent: 4368099 (1983-01-01), Huggett et al.
patent: 4405710 (1983-09-01), Balasubramanyam et al.
patent: 4419421 (1983-12-01), Wichelhaus et al.
patent: 4434217 (1984-02-01), Masters et al.
patent: 4499557 (1985-02-01), Holmberg et al.
patent: 4671618 (1987-06-01), Wu et al.
patent: 4795657 (1989-01-01), Formigoni et al.
patent: 4800526 (1989-01-01), Lewis
patent: 4847674 (1989-07-01), Sliwa et al.
patent: 5177567 (1993-01-01), Klersy et al.
patent: 5219788 (1993-06-01), Abernathey et al.
patent: 5238862 (1993-08-01), Blalock et al.
patent: 5272359 (1993-12-01), Nagasubramanian et al.
patent: 5314772 (1994-05-01), Kozicki
patent: 5315131 (1994-05-01), Kishimoto et al.
patent: 5350484 (1994-09-01), Gardner et al.
patent: 5360981 (1994-11-01), Owen et a

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of forming chalcogenide comprising devices and method... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of forming chalcogenide comprising devices and method..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming chalcogenide comprising devices and method... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3310331

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.