Method for zero byte time slot interchange

Multiplex communications – Wide area network – Packet switching

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

3701101, H04J 300, H04J 312

Patent

active

047575018

ABSTRACT:
This method is a scheme for suppressing excessive amounts of logic zeros transmitted via T-carrier line facilities between switching systems or channel banks. This scheme provides proper zero bit suppression for alternating mark inversion signalling (AMI). A proper AMI signal contains no more then 15 consecutive logic zero bit positions. In addition, a proper AMI signal should contain a logic 1 density of an average of one logic 1 per 8-bits of information over every consecutive 3 octet group. This scheme provides for encoding and decoding a 4 frame octet group of an extended superframe. Logic ones are introduced into octets which would otherwise violate the AMI signalling rules. These logic ones are then removed by the receiving system and replaced with the indicated all zero octets before being given to down stream processing.

REFERENCES:
patent: 4254461 (1981-03-01), Chemla et al.
patent: 4394759 (1983-07-01), Delle Donde
patent: 4685100 (1987-08-01), Coppens et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for zero byte time slot interchange does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for zero byte time slot interchange, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for zero byte time slot interchange will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-668827

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.