Semiconductor device manufacturing: process – Chemical etching – Vapor phase etching
Reexamination Certificate
2000-01-14
2001-05-22
Smith, Matthew (Department: 2825)
Semiconductor device manufacturing: process
Chemical etching
Vapor phase etching
C438S259000, C438S694000, C438S700000, C438S669000
Reexamination Certificate
active
06235642
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a trench structure forming on scribe line regions of a wafer substrate for grounding purpose. The trench structure connects all conductive structures in the scribe line regions for complete channeling and collect excess charge created during IC fabrication to discharge; it is used to reduce device damage due to plasma charging phenomena.
2. Description of the Prior Art
With the development of IC fabrication techniques, critical dimensions of integrated circuits have moved down to about 0.25 &mgr;m and diameters of fabricated wafers have ranged up to about 8 inches. Selectivity and uniformity of etching process are undoubtedly crucial factors of device performance. As a result, conventional reactive ion etch (RIE)′ owning to its high operating pressure, has gradually being replaced by some advanced methods, such as high density plasma (HDP) etch. HDP is the best suited submicron techniques currently being developed. It has the mechanism not only to provide plasma under fairly low pressure to keep ion-bombarding damage minimal, but also to control plasma density and ion energy separately to maintain good etching uniformity of the large-sized wafer. However, one of the drawbacks of HDP is that excess ions are inevitably produced during the etching process under such high density of plasma. These ions eventually attack the device surface and thus affect the process uniformity.
According to the principle of semiconductor devices, one should realize that the quality of gate oxide is a key factor of device performance. Once charging phenomena appeared near the interface of Si—SiO
2
, opposite charges are incidentally induced and gathered along the silicon (substrate) side. The characteristics of the gate are thus changed due to the different electrical environment. The affected characteristics include threshold voltage, breakdown voltage and reliability of the product.
Typical charges found in the oxide layers are as follows: (1) interface trapped charge; (2) fixed oxide charge; (3) mobile ion charge; and (4) oxide trapped charge. Among these charges, the oxide trapped charges, which include the electrons and holes produced primarily by process such as ion implantation and plasma etch, are randomly distributed on the oxide layers.
The divergence of local charge distributions results in the accumulation of most charges on conductors (such as polysilicon and aluminum alloys) with relatively large cross section area or with considerably long line length. As the plasma etching continues, the electrical charge keeps on building up until the capacitance limitation has been reached. This limitation is easily been reached for thin layers such as gate oxide. Once the capacitance no longer holds for the oxide, the current would be discharged throughout the layer and end up with charging damages (so call “antenna effect”) of the oxide.
Plasma charging damages are the damages induced by plasma. It is essentially resulted from the antenna effect. An antenna ratio is defined as the ratio of the cross sectional areas or line lengths between a conductor and the gate oxide layer. A conductor with a large antenna ratio represents a huge amount of charge accumulation possible within the conductor and relatively high capacitance conceivable on the gate oxide layer. Therefore the larger the antenna ratio is, the more severe the damages would be. In addition, the longer the etching process is, the more severe the damages would also get. The longer the current passes through, the more defects would be created. In general, antenna effects are grouped by process approaches into area effects and length effects. One example for the area effects is photoresist ashing. During the stripping of photoresist layers, conductors have to be exposed under oxygen (mostly used) plasma and the charges are collected area-wise. The larger the conductor area is, the more charges the conductor would pick up. On the other hand, the length effects can be found in etching of polysilicon and aluminum layers. During the etching process, the surfaces of these conductors are protected by other layers (such as the resist layer). One way to take in the charges is from the lateral of the layers. The longer the layers are, the more charges the conductors would receive and the more damaging the device would be.
To enhance the device quality, the present invention proposes a method that can efficiently reduce the damages of plasma charging.
SUMMARY OF THE INVENTION
In accordance with the present invention, a method is provided for forming a trench region on scribe line regions that substantially reduce device damages due to plasma charging. In one embodiment, the trench region is constructed for completely channeling of all conductive structures in the scribe line region so that excess charges would be directed to the trench region for grounding. The plasma charging damages are thus largely reduced.
Another objective of the present invention is to improve the characteristics of gate oxide layers, more particularly, to enhance the device quality and to keep up with the market competition.
The method proposed here includes the following steps: define cell regions and scribe line regions on a substrate. Then, form a trench region on one of the scribe line regions wherein the bottom part of the trench region is in contact with the substrate. Thereupon fill the trench region with polysilicon substances. After the filling, deposit a pad polysilicon layer on the trench region. Following the pad layer formation, construct an integrated circuit as routine practice. During the circuit fabrication, several channel regions are formed in connection with the pad layer. Next, fabricate various conductive structures on the scribe line regions and link them also to the channel regions. Any excess charge in the scribe line region would be collected by the conductive structures and directed by the channel region to the trench region for grounding. Upon completion of the device fabrication, insulate the process to prevent charges from shifting back to the scribe line regions and damaging the device.
REFERENCES:
patent: 5429964 (1995-07-01), Yilmaz et al.
patent: 5910452 (1999-06-01), Kang et al.
patent: 5998299 (1999-12-01), Krishnan
patent: 6013927 (2000-01-01), Bothra et al.
patent: 6107140 (2000-08-01), Lee et al.
Lee Tzung-Han
Wang Mu-Chun
Smith Matthew
United Microelectronics Corporation
Yevsikov V.
LandOfFree
Method for reducing plasma charging damages does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for reducing plasma charging damages, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for reducing plasma charging damages will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2500203