Semiconductor device manufacturing: process – Having magnetic or ferroelectric component
Reexamination Certificate
2003-12-10
2004-09-07
Tsai, H. Jey (Department: 2812)
Semiconductor device manufacturing: process
Having magnetic or ferroelectric component
C438S238000, C438S381000
Reexamination Certificate
active
06787372
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to method for manufacturing MTJ cell of magnetic random access memory (‘MRAM’), and in particular to an improved method for manufacturing MTJ cell of MRAM wherein two annealing process with different magnitudes of magnetic fields are performed to improve uniformity of the polarization direction of the pinned magnetic layer and MR ratio of the MTJ cell.
2. Description of the Background Art
Most of the semiconductor memory manufacturing companies have developed the MRAM, which uses a ferromagnetic material as one of the next generation memory devices.
The MRAM is a memory device for reading and writing information wherein multi-layer ferromagnetic thin films is used by sensing current variations according to a magnetization direction of the respective thin films. The MRAM has a high speed and low power consumption, and allows high integration density due to its unique properties of the magnetic thin film, and also performs a nonvolatile memory operation such as a flash memory.
The MRAM embodies a memory device by using a giant magneto resistive (GMR) or spin-polarized magneto-transmission (SPMT) phenomenon generated when the spin influences electron transmission.
The MRAM using the GMR phenomenon utilizes the fact that resistance remarkably varies when spin directions are different in two magnetic layers having a non-magnetic layer therebetween to implement a GMR magnetic memory device.
The MRAM using the SPMT phenomenon utilizes the fact that larger current transmission is generated when spin directions are identical in two magnetic layers having an insulating layer therebetween to implement a magnetic permeable junction memory device.
A MRAM includes a transistor and a MTJ cell (Magnetic Tunnel Junction cell).
FIGS. 1 and 2
are a cross-sectional diagram illustrating a conventional MTJ cell of SAF structure and a schematic diagram illustrating a conventional method for performing a magnetization of a pinned magnetic layer, respectively.
Referring to
FIG. 1
, a device isolation film (not shown), a first word line (not shown) which serves as a read line, a transistor (not shown) having a source/drain region, a ground line (not shown), a conductive layer (not shown) and a second word line (not shown) which serves as a write line are formed on a semiconductor substrate (not shown). A lower insulating layer planarizing the entire surface is then formed on the semiconductor substrate. The conductive layer contacts the semiconductor substrate through the lower insulating layer and the lower insulating layer exposes the top surface of the conductive layer.
Thereafter, a metal layer
11
for connection layer connected to the conductive layer is formed on the lower insulating layer. The metal layer
11
comprises a metal selected from the group consisting of tungsten, aluminum, platinum, copper, iridium, ruthenium and combinations thereof.
Next, a first pinned magnetic layer
13
and a second pinned magnetic layer
21
are sequentially deposited on the metal layer
11
. The first pinned magnetic layer
13
comprises a magnetic material selected from the group consisting of Co, Fe, NiFe, CoFe, PtMn, IrMn and combinations thereof. The second pinned magnetic layer
21
comprises a stacked structure of magnetic layers
15
and
19
having an opposite polarization direction and an insulating film
17
therebetween. The formation process of the second pinned magnetic layer
21
comprises an annealing process while applying a magnetic field. For example, as shown in
FIG. 2
, when a magnetic field having a magnitude of 1 to 10 KOe is applied in the direction of arrow
31
, the polarization directions of the magnetic layers
15
and
19
of the second pinned magnetic layer
21
is formed in the direction of arrow
29
which is perpendicular to a flat-zone of a wafer
27
.
However, the resulting polarization directions of the magnetic layers
15
and
19
are not parallel as shown in
FIG. 1
, i.e. the polarization direction of the magnetic layer
19
has angle of &thgr; with respect to the polarization direction of the magnetic layer
15
. This is referred to as a magnetization flop. The magnetization flop decreases Magnetic Resistance (“MR”) ratio. In order to prevent the magnetization flop, a magnetic field having a higher magnitude, for example a magnetic field having a magnitude ranging from 1 to 10 kOe, than that of a magnetic field used in the conventional method is applied during the annealing process. However, the magnitude of magnetic field must be increased as the integration density of the device is increased. Therefore, the method of increasing the magnitude of the applied magnetic field is limited to the capacity to generate a magnetic field.
Again referring to
FIG. 1
, a tunneling barrier layer
23
is formed on the second pinned magnetic layer
21
. The tunneling barrier layer
23
consists of an insulating layer. Thereafter, a free magnetic layer
25
is deposited on the tunneling barrier layer
23
. A MTJ capping layer (not shown) is then formed on the free magnetic layer
25
. The MTJ capping layer, the free magnetic layer
25
, the tunneling barrier layer
23
, the second pinned magnetic layer
21
and the first pinned magnetic layer
13
are patterned via photolithography process using a MTJ cell mask (not shown) to form a MTJ cell.
As described above, in accordance with the method for manufacturing MTJ cell of MRAM, the spin direction uniformity of the second pinned magnetic layer having a SAF structure is reduced to induce magnetization flop, resulting in reduction of the MR ratio and degradation of device characteristics.
SUMMARY OF THE INVENTION
Accordingly, it is an object of the present invention to provide method for manufacturing MTJ cell of MRAM wherein two annealing process with different magnitudes of applied magnetic fields are performed to improve uniformity of the polarization direction of the pinned magnetic layer, MR ratio of the MTJ cell.
In order to achieve the above-described object of the invention, there is provided a method for manufacturing MTJ cell of MRAM comprising: forming a metal layer for connection layer connected to a semiconductor substrate through a lower insulating layer; forming a first pinned magnetic layer on the metal layer; forming a second pinned magnetic layer on the metal layer, wherein a first annealing process and a second annealing process are performed in sequence with a first and a second magnetic fields applied respectively, the magnitude of the first magnetic field being larger than that of the second magnetic field; sequentially forming a tunneling barrier layer, a free magnetic layer and a MTJ capping layer on the second pinned magnetic layer; and patterning the MTJ capping layer, the free magnetic layer, the tunneling barrier layer, the first amorphous layer and the pinned magnetic layer using a MTJ cell mask to form a MTJ cell.
REFERENCES:
patent: 5936293 (1999-08-01), Parkin
patent: 6052263 (2000-04-01), Gill
patent: 6359805 (2002-03-01), Hidaka
patent: 6542402 (2003-04-01), Hidaka
patent: 2004/0027853 (2004-02-01), Huai et al.
Jang In Woo
Lee Kye Nam
Park Young Jin
Heller Ehrman White and McAuliffe LLP
Hynix / Semiconductor Inc.
Tsai H. Jey
LandOfFree
Method for manufacturing MTJ cell of magnetic random access... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for manufacturing MTJ cell of magnetic random access..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for manufacturing MTJ cell of magnetic random access... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3232253