Fishing – trapping – and vermin destroying
Patent
1991-09-18
1993-05-04
Hearn, Brian E.
Fishing, trapping, and vermin destroying
437 31, 437183, 437189, 437200, H01L 21265
Patent
active
052081702
ABSTRACT:
A method for fabricating bipolar and CMOS devices in integrated circuits using W as a local interconnect and via landing pad for bipolar and CMOS devices. The method includes the forming of an oxide/silicon bilayer above a local interconnect of tungsten/titanium wherein the oxide is patterned as a mask for the silicon/tungsten/titanium reactive ion etch, and the silicon layer above the tungsten/titanium layer is used as an etch stop for a via etch. The silicon layer is then reacted and converted to titanium silicide after the via etch to provide a low resistance path in the via from the local interconnect in a self aligned manner.
REFERENCES:
patent: 4358891 (1982-11-01), Roesner
patent: 4398335 (1983-08-01), Lehrer
patent: 4671970 (1987-06-01), Keiser et al.
patent: 4764484 (1988-08-01), Mo
patent: 4829024 (1989-05-01), Klein et al.
patent: 4884123 (1989-11-01), Dixit et al.
patent: 4948755 (1990-08-01), Mo
patent: 4962414 (1990-04-01), Liou et al.
patent: 4992391 (1991-02-01), Wang
patent: 4994410 (1991-02-01), Son et al.
patent: 5057447 (1991-10-01), Paterson
Kobeda Edward
Patton Gary L.
Crane John D.
Goodwin John J.
Hearn Brian E.
International Business Machines - Corporation
Lobsenz Charles B.
LandOfFree
Method for fabricating bipolar and CMOS devices in integrated ci does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for fabricating bipolar and CMOS devices in integrated ci, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for fabricating bipolar and CMOS devices in integrated ci will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1974875