Optics: measuring and testing – By alignment in lateral direction – With light detector
Reexamination Certificate
2005-12-13
2005-12-13
Font, Frank G. (Department: 2877)
Optics: measuring and testing
By alignment in lateral direction
With light detector
C430S022000
Reexamination Certificate
active
06975398
ABSTRACT:
A method of determining overlay error comprises creating a first and second layers of an integrated circuit, each having an active circuit feature and an adjacent kerf area. Each kerf area includes a first measurement feature separated from and corresponding substantially to the layer's active circuit feature. The circuit and kerf areas of the layers are substantially superimposed. The distance of separation between the active circuit feature and the layer kerf measurement feature in each layer in the direction of overlay error is the same. The second layer kerf measurement feature is displaced from the first layer kerf measurement feature in a direction perpendicular to the direction that the overlay error is to be determined. Overlay error is determined by measuring distance of separation in the direction of overlay error between the common points of reference of each of the first and second layer kerf measurement features.
REFERENCES:
patent: 4568189 (1986-02-01), Bass et al.
patent: 4848911 (1989-07-01), Uchida et al.
patent: 5343292 (1994-08-01), Brueck et al.
patent: 5545593 (1996-08-01), Watkins et al.
patent: 5629772 (1997-05-01), Ausschnitt
patent: 5712707 (1998-01-01), Ausschnitt et al.
patent: 5731877 (1998-03-01), Ausschnitt
patent: 5756242 (1998-05-01), Koizumi et al.
patent: 5757507 (1998-05-01), Ausschnitt et al.
patent: 5776645 (1998-07-01), Barr et al.
patent: 5790254 (1998-08-01), Ausschnitt
patent: 5805290 (1998-09-01), Ausschnitt et al.
patent: 5877861 (1999-03-01), Ausschnitt et al.
patent: 5914784 (1999-06-01), Ausschnitt et al.
patent: 5928822 (1999-07-01), Rhyu
patent: 5949547 (1999-09-01), Tseng et al.
patent: 5952134 (1999-09-01), Hwang
patent: 5953128 (1999-09-01), Ausschnitt et al.
patent: 5965309 (1999-10-01), Ausschnitt et al.
patent: 5968693 (1999-10-01), Adams
patent: 5976740 (1999-11-01), Ausschnitt et al.
patent: 5981119 (1999-11-01), Adams
patent: 5982044 (1999-11-01), Lin et al.
patent: 5985495 (1999-11-01), Okumura et al.
patent: 6003223 (1999-12-01), Hagen et al.
patent: 6004706 (1999-12-01), Ausschnitt et al.
patent: 6020966 (2000-02-01), Ausschnitt et al.
patent: 6027842 (2000-02-01), Ausschnitt et al.
patent: 6042976 (2000-03-01), Chiang et al.
patent: 6077756 (2000-06-01), Lin et al.
patent: 6128089 (2000-10-01), Ausschnitt et al.
patent: 6130750 (2000-10-01), Ausschnitt et al.
patent: 6137578 (2000-10-01), Ausschnitt
patent: 6183919 (2001-02-01), Ausschnitt et al.
patent: 6251745 (2001-06-01), Yu
patent: 6317211 (2001-11-01), Ausschnitt et al.
patent: 6346979 (2002-02-01), Ausschnitt et al.
patent: 6350548 (2002-02-01), Leidy et al.
patent: 6436595 (2002-08-01), Credendino
Ausschnitt Christopher P.
Muth William A.
C. Li Todd M.
Davis Willie
DeLio & Peterson LLC
Font Frank G.
Peterson Peter W.
LandOfFree
Method for determining semiconductor overlay on groundrule... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for determining semiconductor overlay on groundrule..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for determining semiconductor overlay on groundrule... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3504303