Radiation imagery chemistry: process – composition – or product th – Radiation modifying product or process of making – Radiation mask
Patent
1995-06-07
1997-09-16
Bowers, Jr., Charles L.
Radiation imagery chemistry: process, composition, or product th
Radiation modifying product or process of making
Radiation mask
437 20, 437 35, 437 36, 437931, 437962, 148DIG106, 430311, 438514, 438524, 438696, H01L 21027, H01L 21033
Patent
active
056680180
ABSTRACT:
A device and method are described for defining a region on a wall of a semiconductor structure, such as a sidewall of a trench formed in a semiconductor substrate. The method includes the steps of forming a vertical structure above the semiconductor structure and spaced parallel to the wall; providing within the vertical structure an area of one of transparence, reflection or refraction; and projecting light at a given angle to the wall, wherein only a portion of the light passes the vertical structure via the area provided therein to impinge upon the wall of the semiconductor structure, and thereby define the region on the wall. As an alternative, the area can comprise an aperture in the vertical structure such that the vertical structure can be employed as a mask to direct selective ion implantation of the wall.
REFERENCES:
patent: 3993509 (1976-11-01), McGinty
patent: 4232512 (1980-11-01), Yoshikawa et al.
patent: 4305801 (1981-12-01), Patten et al.
patent: 4415371 (1983-11-01), Soclof
patent: 4549927 (1985-10-01), Goth et al.
patent: 4724219 (1988-02-01), Ridinger
patent: 5013673 (1991-05-01), Fuse
patent: 5096849 (1992-03-01), Beilstein, Jr. et al.
patent: 5101261 (1992-03-01), Maeda
patent: 5147823 (1992-09-01), Ishibashi et al.
patent: 5364717 (1994-11-01), Furuya et al.
Research Disclosure, 277 (1987) 296, "A sidewall image definition technique . . . " 1987.
G. Fuse et al., Appl. Phys. Lett., 54(16)(1989)1534, "Indirect trench sidewall doping by implantation of reflected ions" Apr. 1989.
Soychak et al., "Technique To Selectively Dope Semiconductor Trench Walls and Bottom," IBM Technical Disclosure Bulletin, vol. 30, No. 8, pp. 268-269, Jan. 1988.
Cronin et al., "Line and Via Intrerconnect Structure Using A Single Mask," IBM Technical Disclosure Bulletin,vol. 32, No. 12, pp. 146-147, May 1990.
Cronin John Edward
Gortych Joseph Edward
Bowers Jr. Charles L.
International Business Machines - Corporation
Radomsky Leon
LandOfFree
Method for defining a region on a wall of a semiconductor struct does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for defining a region on a wall of a semiconductor struct, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for defining a region on a wall of a semiconductor struct will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-217664