Electricity: measuring and testing – Impedance – admittance or other quantities representative of... – Parameter related to the reproduction or fidelity of a...
Patent
1993-12-01
1995-03-07
Wieder, Kenneth A.
Electricity: measuring and testing
Impedance, admittance or other quantities representative of...
Parameter related to the reproduction or fidelity of a...
368120, 368113, 368117, 327 1, G04F 800
Patent
active
053961838
ABSTRACT:
A digital data propagation delay margin monitoring circuit that includes (a) a digital data propagation unit having a send flip-flop, a combinatorial delay, and a receive flip-flop; and (b) a margin detection circuit having a test flip-flop that receives the same input as the receive flip-flop and is configured to have a set up time margin or a hold time margin that is less than the set up margin or hold time margin of the receive flip-flop by a predetermined amount, depending upon which margin is being monitored. The outputs of the receive flip-flop and the test flip-flop are compared by a comparison circuit which provides an indication of when the outputs of the receive flip-flop and the test flip-flop are different, which indicates that the monitored margin of the receive flip-flop has been reduced to a predetermined margin or less. For set up margin monitoring, the data propagation unit is the actual system path that is a worst case for set up, or a surrogate for such actual system path, and the test flip-flop is configured to have a reduced set up margin by a delay at its input or by an advanced clock signal. For hold margin monitoring, the data propagation unit is the actual system path that is a worst case for hold time, or a surrogate for such actual system path, and the test flip-flop is configured to have a reduced hold time margin by a delay clock signal.
REFERENCES:
patent: 3222595 (1965-12-01), Granberg
patent: 3505593 (1970-04-01), Gram
patent: 3921095 (1975-11-01), Chu
patent: 3996523 (1976-12-01), Schmid
patent: 4114106 (1978-09-01), Martensson
patent: 4146835 (1979-03-01), Chnapko
patent: 4858208 (1989-08-01), Swapp
patent: 4875201 (1989-10-01), Dalzell
patent: 5181191 (1993-01-01), Farwell
patent: 5291141 (1994-01-01), Farwell
Farwell William D.
Mascitelli Alida G.
Alkov L. A.
Denson-Low W. K.
Hughes Aircraft Company
Solis Jose M.
Wieder Kenneth A.
LandOfFree
Method for continuously measuring delay margins in digital syste does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for continuously measuring delay margins in digital syste, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for continuously measuring delay margins in digital syste will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1408799