Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor
Reexamination Certificate
2000-12-15
2003-02-25
Nelms, David (Department: 2818)
Semiconductor device manufacturing: process
Packaging or treatment of packaged semiconductor
C438S118000, C438S120000, C438S113000, C438S119000
Reexamination Certificate
active
06524885
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to the field of integrated circuits, and more particularly, to a method, apparatus and system for building an interposer onto a wafer using laser techniques.
BACKGROUND OF THE INVENTION
Without limiting the scope of the invention, this background of the present invention will be described with reference to building a semiconductor wafer-interposer, as an example. After the introduction of the integrated circuit, engineers have worked diligently to produce electronic devices that are smaller and more functional than the previous versions of the devices. Advances in manufacturing techniques allow more components to be integrated into a smaller semiconductor die. More components within the die enable engineers to design devices having greater efficiency and more convenient functions. However, increasing the number of components within the die can adversely affect the size and manufacturing costs of the device.
Each new device design often requires smaller, more efficient semiconductor packages to perform advanced functions and consume less power and space. Die size and number of contact pads influence the size of a semiconductor package. More components within the die require more contact pads, which facilitate electrical connections or interfaces between the die to other systems in the device. However, traditional connection techniques are not very space efficient.
Traditionally, die design was limited because all connections between the components of the die interfacing systems were through the peripheral edges of the chip (for wire bonding) or through a standard pin or pad layout defined by a standardization body, such as the Joint Electrical Dimensional Electronic Committee (JEDEC). The interconnection requirements, therefore, have traditionally driven the die layout.
Although space efficiency may be improved by using a semiconductor wafer-interposer, it is difficult to attached a separate interposer to a semiconductor wafer and maintain close dimensional tolerances. Close tolerance for package height is a requirement for many applications. Typically, thick packages are more reliable and have lower manufacturing costs. In contrast, thin packages may be required for applications where space and weight are at a premium. Additionally, manufacturing a thin package is usually costly because smaller components are more difficult to process and require more precise machinery.
Current manufacturing processes cannot precisely and efficiently control the final height of the package. After the wafer-interposer assembly is diced, the footprint of the resulting semiconductor package is almost the size of the die, which is as small as the package can be without making a smaller die. However, the height of the package cannot be as accurately controlled because it varies according to the method used to construct the wafer-interposer.
Another costly manufacturing process associated with assembling semiconductor packages having interposers is aligning the die with the interposer. The contact pads on the die and the interposer must be aligned and connected to result in a functional semiconductor package. Aligning minute contacts between the die and the interposer is an expensive and time intensive process. Currently available methods of alignment slow the manufacturing process and increase costs.
Accordingly, there is a need for a system, method and apparatus for building a semiconductor wafer-interposer assembly that overcomes the present manufacturing limitations and inefficiencies.
SUMMARY OF THE INVENTION
The present invention provides a method, apparatus and system for building a wafer-interposer assembly. The method includes the steps of forming a redistribution layer (RDL) pad on a semiconductor wafer. The semiconductor wafer has a semiconductor die and the RDL pad has an electrical connection to the semiconductor die. A layer of epoxy is placed on the semiconductor wafer and on the RDL pads. The epoxy is then leveled generally parallel to the surface of the semiconductor wafer and removed from a portion of the RDL pad. An interposer pad is formed on the RDL pad where the epoxy was removed.
The present invention also provides an apparatus for building a wafer-interposer assembly that includes a wafer holder and a laser. A controller operates the laser relative to the wafer to precisely remove epoxy from the wafer. The laser levels the epoxy and removes epoxy from components of the wafer.
In addition, the present invention provides a system for building a wafer-interposer assembly that includes a device to place a layer of epoxy on a surface of a wafer. The surface of the wafer has a die, which is electrically connected to a die pad. The die pad is electrically connected to a redistribution layer (RDL) pad. The system also includes a laser, a wafer holder, and a controller. The controller orients the laser and the wafer and operates the laser to precisely remove a portion of the epoxy from the wafer.
REFERENCES:
patent: 6197613 (2001-03-01), Kung et al.
patent: 6388335 (2002-05-01), Lam
patent: 6392428 (2002-05-01), Kline et al.
patent: 6440771 (2002-08-01), Pierce
Danamraj & Youst P.C.
Eaglestone Partners I, LLC
Huynh Andy
Youst Lawrence R.
LandOfFree
Method, apparatus and system for building an interposer onto... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method, apparatus and system for building an interposer onto..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method, apparatus and system for building an interposer onto... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3135647