Dynamic magnetic information storage or retrieval – General recording or reproducing – Signal switching
Reexamination Certificate
2001-03-12
2004-10-12
Hudspeth, David (Department: 2651)
Dynamic magnetic information storage or retrieval
General recording or reproducing
Signal switching
C360S031000, C360S053000
Reexamination Certificate
active
06804076
ABSTRACT:
BACKGROUND
1. Technical Field
The present invention relates to a method and a device for entering a test mode in a Floppy Disk Drive (FDD). More particularly, the present invention relates to a method for entering a test mode using an Integrated Circuit (IC) within an FDD apparatus in which the IC enters the test mode upon input of a test-mode command and to an FDD apparatus incorporating the method.
2. Related Art
For the purpose of inspection, a test mode is provided within an IC incorporated in a FDD. Entry into the test mode occurs by entering a test command in a dedicated input terminal or applying a digital signal to an input terminal of the FDD apparatus. In carrying out the inspection, the FDD apparatus should not enter the test mode when operating in a normal mode. In some ICs, however, noise signals can cause the FDD apparatus to enter the test mode unexpectedly.
SUMMARY
One aspect of the present invention provides a method and a device for entering a test mode in an Integrated Circuit (IC) used in a Floppy Disk Drive (FDD) apparatus. The IC prevents the FDD from entering a test mode when operating in a normal mode even in the event of receiving an enabling command, such as an enter-test-mode command or a signal coinciding with such a command. In another aspect, the invention provides an FDD apparatus incorporating the method and the device. According to this aspect, the IC enters the test mode when the IC receives the enabling command within a predetermined period of time after the FDD apparatus is powered up at a steady state voltage. The IC enters the test mode only when an enabling command is received during a pre-operation period that preferably occurs when the FDD apparatus is powered up and the FDD apparatus has not begun normal operation. Therefore, the IC prevents the FDD apparatus from unexpectedly entering the test mode while operating in a normal mode even if the enabling command or the signal coinciding therewith is received.
Preferably, the FDD IC enters a normal mode when the predetermined time period lapses, unless the enabling command is received within the predetermined time period and the disk drive is powered up to a steady state. If the test mode command is not received within this predetermined time period, the FDD automatically enters a normal mode ensuring the stable operation of the FDD apparatus. Preferably, the predetermined time period begins after a power supply voltage and a clock frequency have stabilized and the enabling command is stably received. Thus, the IC enters the test mode stably and securely.
According to another aspect, the device for entering a test mode in an FDD apparatus comprises a selecting circuit, unitary with, integrated within, or interfaced to the FDD IC. Preferably, the selecting circuit initiates the test mode when an enabling command is received within the predetermined period and the FDD is powered up to the steady state. Thus, the IC prevents the FDD from accidentally entering the test mode.
According to yet another aspect, an FDD includes an FDD IC. The FDD IC enters a test mode when an enabling command is received within a predetermined time period and the FDD is powered up. A spindle motor driven by a motor driver is controlled by the FDD IC when the FDD is operating in a normal mode. A head that reads data from and writes data to a media such as a floppy disk is driven by the spindle motor. Preferably, a stepping motor actuates the head. The IC is prevented from entering the test mode when operating in a normal mode.
REFERENCES:
patent: 4709279 (1987-11-01), Sano et al.
patent: 4929894 (1990-05-01), Monett
patent: 5245577 (1993-09-01), Duesman et al.
patent: 5408435 (1995-04-01), McClure et al.
patent: 5826007 (1998-10-01), Sakaki et al.
patent: 6262857 (2001-07-01), Hull et al.
patent: 6341045 (2002-01-01), Hironaka et al.
patent: 2 324 613 (1998-10-01), None
patent: 1-185885 (1989-07-01), None
Alps Electric Co. ,Ltd.
Brinks Hofer Gilson & Lione
Hudspeth David
Rodriguez Glenda P
LandOfFree
Method and device for entering test mode in an integrated... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and device for entering test mode in an integrated..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and device for entering test mode in an integrated... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3328672