Coded data generation or conversion – Analog to or from digital conversion – Analog to digital conversion
Reexamination Certificate
2001-08-23
2003-04-08
Jeanpierre, Peguy (Department: 2819)
Coded data generation or conversion
Analog to or from digital conversion
Analog to digital conversion
C341S120000, C341S144000
Reexamination Certificate
active
06545625
ABSTRACT:
BACKGROUND OF THE INVENTION
Field of the Invention
The invention relates to a method and a device in particular for data exchange between memory and logic modules.
The transfer rate of (memory) information from a memory module to a processor, and vice versa, is currently a main factor for the limitation in the performance of computers. While modern processors achieve frequencies of 800 MHz and corresponding transfer rates, the frequencies for the data exchange between processor/controller and memory are, for technical reasons, currently 100 to at most 133 MHz. Therefore, new circuits and/or methods are urgently being sought in order to diminish the significance of this limiting factor and to utilize the high processor frequencies in the application as well.
Previous methods for increasing the transfer rate are essentially based on two principles:
(A) First, increases of the data transfer are sought through parallelism: that means a higher number of pins of the interface between the modules. The data transfer rate behaves linearly with respect to the number of pins.
(B) Second, increases are sought by increasing the clock frequency during the transfer, either by increasing the clock frequency in the processor and in the memory module or by utilizing the leading and trailing edges of the signal for transferring a respective information unit.
The former again leads to a transfer rate that rises linearly with frequency; the latter leads to an increase by the factor 2. In this case, the “real” frequency on the data pins in the case of continually changing data is also twice as high.
The first above-outlined concept is used, for example, in memory DIMMs and can only be implemented in a limited fashion owing to the high space requirement of many lines, e.g. on a motherboard of a computer, and on account of the number of interface pins which is limited by the IC size. Moreover, the costs for the motherboards and/or the IC packages greatly increase when there are many lines. The mutual influencing of the signals greatly increases and the transfer reliability thus decreases. If a plurality of memory modules are used in parallel on a module in order that the number of pins of an individual module is kept low, then the minimum memory size of the module greatly increases: e.g. nine 256 MBit modules each having eight data lines yield a bus width of 72 bits but constitute a minimum memory amount (“granularity”) of 256 Mbytes (with error correction). This is unnecessary and too expensive for many low-cost applications.
The second above-outlined concept is utilized, for example, in direct Rambus DRAMs, double data rate SDRAMs, and allows a lower number of pins and thus theoretically a lower granularity. In return, however, there is a radical increase in the requirements imposed on the temporal accuracy of all the modules involved. In particular, the data transfer is difficult via a relatively long bus system (tens of centimeters) with low-quality printed signal lines. In the case of direct Rambus, the requirements imposed on the timing accuracy of the memory modules therefore have to be radically raised, which makes the production and testing of these modules difficult and expensive and reduces the yield.
SUMMARY OF THE INVENTION
It is accordingly an object of the invention to provide a method and a device for data exchange in particular between memory and logic modules, which overcomes the above-mentioned disadvantages of the heretofore-known devices and methods of this general type and which makes possible further increases in the data transfer rate without resulting in the problems outlined above.
With the foregoing and other objects in view there is provided, in accordance with the invention, a method for data exchange, particularly between memory modules and logic modules, which comprises:
converting, at a transmitter end, a given multidigit digital signal into a corresponding analog signal;
transmitting the analog signal to a receiver end; and
converting, at the receiver end, the analog signal into a multidigit digital signal identical to the given multidigit digital signal of the transmitter end.
In accordance with an added feature of the invention, a plurality of received analog signals are stored at the receiver end and the analog signals are processed using time division multiplexing.
In accordance with an additional feature of the invention, at the receiver end, the digital signal converted from the received analog signal is calibrated with regard to at least one signal value. Preferably, this is the maximum signal value.
In accordance with another feature of the invention, influences of attenuation between the transmitter end and the receiver end are eliminated by the calibration at the receiver end. In a preferred mode, the calibration at the receiver end utilizes a linearity of the analog signal fed into the receiver end.
With the above and other features in view there is provided, in accordance with the invention, a device for data exchange between a transmitter and a receiver, such as a memory module and a logic module. The device comprises:
a digital/analog converter at the transmitter, the digital/analog converter converting a plurality of bit positions of a multidigit digital signal into a corresponding analog signal;
a transfer link configured to transmit the analog signal to the receiver; and
an analog/digital converter at the receiver end, the analog/digital converter converting the analog signal back into a multidigit digital signal identical to the multidigit digital signal at the transmitter.
In accordance with again an added feature of the invention, the analog/digital converter includes a capacitor for briefly storing a respective voltage state of the received analog signal, and the capacitor is subsequently discharged via a constant-current source; and a concurrent counter is configured to decode the signal by measuring a time required for the capacitor to be discharged.
In accordance with again an additional feature of the invention, the analog/digital converter operates according to the principle of successive approximation and has an internal D/A converter, whose analog output value is compared by a comparator with the received analog signal to be decoded and is adjusted until a resulting analog signal and the analog signal transmitted by the transmitter have the same magnitude.
In accordance with again another feature of the invention, the internal D/A converter of the analog/digital converter has a calibration device configured to calibrate the digital signal, generated for the comparison, for at least one value of the analog input signal.
In accordance with a concomitant feature of the invention, the calibration device in the D/A converter of the successive approximation analog/digital converter has a plurality of transistors and an additional overdrive transistor having a saturation current exactly half of a saturation current of a transistor corresponding to a least significant bit position of the converted digital signal, and means for adjusting, in dependence on a magnitude of a calibration signal transmitted by the transmitter, respective currents flowing through the transistors of the D/A converter of the successive approximation analog/digital converter in fine steps until the analog signal received as calibration signal and the comparison calibration signal generated by the D/A converter of the successive approximation analog/digital converter are virtually identical.
In a general form, in the method according to the invention, a D/A converter is required at the respective transmitter end, which converts a plurality of bits (digital states) for the transfer via a transfer link (bus system) into an analog state (a current or a voltage). This conversion has to be reversed at the receiver end, with the result that the digital signal obtained from the received analog signal by analog/digital conversion at the receiver end is identical to the transmitted digital signal.
Digital/analog converters which are suitable for the abovementioned purpose are known.
Greenberg Laurence A.
Infineon - Technologies AG
Jeanglaude Jean Bruner
Jeanpierre Peguy
Locher Ralph E.
LandOfFree
Method and device for data exchange between memory and logic... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and device for data exchange between memory and logic..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and device for data exchange between memory and logic... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3012593