Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Frequency or repetition rate conversion or control
Reexamination Certificate
2002-04-25
2004-04-13
Callahan, Timothy P. (Department: 2816)
Miscellaneous active electrical nonlinear devices, circuits, and
Signal converting, shaping, or generating
Frequency or repetition rate conversion or control
C327S119000, C327S294000
Reexamination Certificate
active
06720806
ABSTRACT:
BACKGROUND OF THE INVENTION
The present invention relates generally to producing a reference frequency signal input for a phase locked loop (PLL), and more particularly to methods and apparatus for producing a reference frequency signal for a PLL with use of a reference frequency doubler.
A conventional phase locked loop (PLL) typically includes a frequency phase detector which receives a reference signal, a filter, a voltage-controlled oscillator (VCO), and a divider circuit. If the reference signal received by the frequency phase detector has a relatively low frequency, a large feedback divider ratio is required by the PLL. A large feedback divider ratio requires that the divider circuit have a relatively large number of dividers, which undesirably introduces phase “jitter” into the signals. The large feedback divider ratio also means that the loop gain of the PLL will be lower for a given supply voltage, which makes the gain distribution for noise less ideal and also increases jitter.
SUMMARY OF THE INVENTION
According to the present invention, circuitry for a phase locked loop (PLL) includes a reference signal input for providing a first reference signal having a first frequency. The circuitry further includes a frequency doubler that doubles the first frequency of the first reference signal, to produce a second reference signal having a second frequency that is approximately twice the first frequency. The second reference signal is received by a frequency phase detector of the PLL, which further includes a filter and voltage controlled oscillator that receives an output of the frequency phase detector, and a divider that receives the output of the filter and VCO. The output of the divider is looped back to the frequency phase detector for comparison with the second reference signal.
The increased (doubled) reference frequency allows the PLL to have a smaller feedback divider ratio and therefore fewer dividers; fewer dividers result in less circuitry in the PLL feedback path which reduces jitter. A reduced divider ratio also allows a higher loop gain for a given supply voltage, which produces a more ideal gain distribution for noise and reduces jitter as well. The frequency doubler is provided with selection control for programming multiple frequencies.
REFERENCES:
patent: 5297179 (1994-03-01), Tatsumi
patent: 5317284 (1994-05-01), Yang
patent: 5566204 (1996-10-01), Kardontchik et al.
patent: 5963071 (1999-10-01), Dowlatabadi
patent: 5994930 (1999-11-01), Park
patent: 6028460 (2000-02-01), McCollum et al.
patent: 6107891 (2000-08-01), Coy
patent: 6198317 (2001-03-01), Chow et al.
patent: 6480045 (2002-11-01), Albean
patent: 6597213 (2003-07-01), Weintraub
Anumula Sudhaker Reddy
Balardeta Joseph James
Merrill Allen Carl
Applied Micro Circuits Corporation
Callahan Timothy P.
Incaplaw
Meador Terrance A.
Nguyen Hai L.
LandOfFree
Method and circuit for producing a reference frequency... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and circuit for producing a reference frequency..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and circuit for producing a reference frequency... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3195645