Static information storage and retrieval – Addressing
Patent
1995-07-11
1996-06-18
Fears, Terrell W.
Static information storage and retrieval
Addressing
365205, 36523003, G11C 1300
Patent
active
055285538
ABSTRACT:
A memory is tested by subjecting the memory to three phases of testing. In the first phase, a first address in the memory is initialized by writing an initial set of data to the address. Then data is read from the address just written to and this data is modified to produce a set of modified data. The modified data is then written to another address in the memory. The steps of reading, modifying, and writing modified data back to the memory are repeated until all addresses in the memory have been written to. Thereafter, the data values stored in the memory are compared to a reference list of data values to determine whether the memory contains a detect. In phase two, the steps of phase one are repeated except that the first address in the memory is initialized by writing a set of data which is the complement of the initial set of data used in phase one. Phase two, in effect, complements the contents of each address in the memory to ensure that each cell in the memory is written with both a 0 and a 1. At the end of phase two, the data values stored in the memory are again compared to a list of reference data values to determine whether the memory contains a fault. In phase three, an address in the memory is first selected. Data is then read from the selected address and modified to produce a set of modified data. The modified data is written back to the selected address. The steps of reading, modifying, and writing modified data back to the selected address are repeated a selected number of times. Thereafter, another address in the memory is selected and the process described above is repeated. After all of the addresses in the memory have been selected, the data values stored in the memory are once again compared to a reference list of data values. Using the three-phase test described above, all stuck-at, address uniqueness, address coupling, and bit coupling (within a storage location) faults in the memory are provoked and detected.
REFERENCES:
patent: 4903236 (1990-02-01), Nakayama et al.
Fears Terrell W.
Gotlieb Charles E.
HaL Computer Systems, Inc.
Truong Phong K.
LandOfFree
Method and apparatus for testing random access memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for testing random access memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for testing random access memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-228668