Miscellaneous active electrical nonlinear devices – circuits – and – Specific signal discriminating without subsequent control – By amplitude
Reexamination Certificate
2001-02-01
2003-05-20
Le, Dinh T. (Department: 2816)
Miscellaneous active electrical nonlinear devices, circuits, and
Specific signal discriminating without subsequent control
By amplitude
C327S051000, C365S207000
Reexamination Certificate
active
06566913
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to a sense amplifier, and, more specifically, to a single-ended sense amplifier with improved biasing and clocking.
BACKGROUND
Programmable Logic Arrays (PLA) are an efficient manner of implementing random logic functionality in a non-custom integrated circuit. A typical PLA contains gates arrayed in a programmable matrix with many data input terminals and data output terminals presented for use when using the PLA in a system. The output of each logic path within the array is prepared for external use by a sense amplifier. The sense amplifier detects the data output state of each logic path within PLA array and buffers it for use by circuitry external to the PLA proper.
Prior applications of PLAs have traditionally used differential logic paths. Each logic path is physically represented by a data signal, D, and a logical complement of the data signal, D#. The use of the differential logic paths provided superior common-mode noise rejection. As part of using differential logic paths, differential sense amplifiers were used in these PLAs. These differential sense amplifiers provided a differential input with terminals for D and D# signals, and provided complementary output terminals for output data signals O and output data complement signals O#.
Newer requirements for PLA design include much higher speed and the use of low voltage swing (LVS) logic levels. These requirements have made the necessity of providing sufficient circuitry to implement both a D and a D# signal path in each logic path of the PLA burdensome, both in terms of propagation delay tolerances and in terms of area required on the chip. It would be possible to use a single-ended sense amplifier, one with only a D input terminal, to eliminate the necessity of providing both a D and a D# signal path in each logic path. However, shortcomings have been shown in the use of traditional single-ended sense amplifier designs in an LVS design. The difference between the two signaling voltages in an LVS design, &Dgr;V, is not tightly controlled in an LVS design. The &Dgr;V may vary from one wafer to another with differences in process. Moreover, the value of &Dgr;V may be only hundreds of millivolts, not the volts of other logic families.
REFERENCES:
patent: 4713797 (1987-12-01), Morton et al.
patent: 4825110 (1989-04-01), Yamaguchi et al.
patent: 5034636 (1991-07-01), Reis et al.
patent: 5055706 (1991-10-01), Nakai et al.
patent: 5327379 (1994-07-01), Pascucci
patent: 5355391 (1994-10-01), Horowitz
patent: 5396110 (1995-03-01), Houston
patent: 5594696 (1997-01-01), Komarek et al.
patent: 5926413 (1999-07-01), Yamada et al.
patent: 5949256 (1999-09-01), Zhang et al.
patent: 6181591 (2001-01-01), Miyatake et al.
Intel Corporation
Nicholls Dennis A.
LandOfFree
Method and apparatus for single-ended sense amplifier and... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for single-ended sense amplifier and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for single-ended sense amplifier and... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3001670