Patent
1994-05-12
1996-07-09
Harvey, Jack B.
395288, H01J 1300
Patent
active
055353452
ABSTRACT:
In accordance with the preferred embodiment of the present invention, a bus interface unit of a microprocessor is provided with a Micro Request Sequencer (EBMRS) disposed between a bus scheduling queue (EBBQ) and external bus control logic (EBCTL). Under normal bus request traffic, the EBMRS is effectively transparent and allows normal communication between the EBCTL and the EBBQ. However, for misaligned bus transactions, which comprise memory accesses that cross a bus width boundary, the EBMRS intercepts such transactions for special sequencing, while blocking any further requests from the EBBQ. The EBMRS separates each misaligned bus transaction request into at least first and second split transaction requests, with each split request forming a memory access that does not cross a data bus width boundary of the external bus. It then issues the first split request to the EBCTL for processing on the external bus. External bus agents involved with processing of the split requests then return first response information regarding the completion of the first split request. If the first response information indicates that the first split request will complete without being deferred or retried, the EBMRS issues the second split request to the EBCTL for processing on the external bus. Upon the receipt of second response information for the second split request indicating that the second split request is guaranteed to complete without being deferred or retried, the EBMRS then issues any further transaction requests received from the EBBQ without jeopardizing the order dependency of the split requests or subsequent bus transaction requests buffered in the EBBQ.
REFERENCES:
patent: 4785394 (1988-11-01), Fischer
patent: 4860198 (1989-08-01), Takenaka
patent: 5191649 (1993-03-01), Cadambi et al.
patent: 5297242 (1994-03-01), Miki
patent: 5333296 (1994-07-01), Bouchard et al.
patent: 5345569 (1994-09-01), Tran
"The Metaflow Architecture", pp. 10-13 and 63-73, by Val Popescu, Merle Schultz, John Spracklen, Gary Gibson, Bruce Lightner, and David Isaman, IEEE Micro, 1991.
Brayton James M.
Fisch Matthew A.
Malhotra Ajay
Chung-Trans Xuong M.
Harvey Jack B.
Intel Corporation
LandOfFree
Method and apparatus for sequencing misaligned external bus tran does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for sequencing misaligned external bus tran, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for sequencing misaligned external bus tran will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1875658