Metal working – Barrier layer or semiconductor device making
Patent
1991-01-22
1992-06-30
Kunemund, Robert
Metal working
Barrier layer or semiconductor device making
148DIG6, 148DIG81, 437190, 437195, 437980, H01L 21302
Patent
active
051251361
ABSTRACT:
A passivation layer of dielectric material disposed on the top surface of the semiconductor device prevents the metallized patterns on the semiconductor substrate from being exposed to chemical attack. This layer also provides for improved metal electro-migration resistance through the well-known mechanism of grain boundary pinning. The semiconductor device substrate includes a dielectric layer which is disposed along the surface over the electrode metallization. The semiconductor substrate includes metallized regions on top of the dielectric layer which is disposed over the substrate surface and the electrodes thereon. These metallized regions form capacitors to the semiconductor electrodes and capacitively couple electrical input and output signals to the electrodes from external electronic apparatus.
REFERENCES:
Ghandi, "VLSI Fabrication Principles", 3/1983, pp. 443-447, John Wiley & Sons, Inc., New York, N.Y.
Howard, "Dual Dielectric Capacitor", I.B.M. T.D.B., vol. 23, No. 3, Aug. 1980.
Cho Fred Y.
Falkner, Jr. Robert F.
Penunuri David
Bogacz Frank J.
Horton Ken
Kunemund Robert
Motorola Inc.
LandOfFree
Method and apparatus for semiconductor device passivation does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for semiconductor device passivation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for semiconductor device passivation will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1854673