Method and apparatus for generating a 48-bit frame check sequenc

Excavating

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

371 53, H03M 1300, G06F 1110

Patent

active

055530850

ABSTRACT:
A node operating in a network using the International Standard Organization (ISO) High-Level Data Link Control (HDLC) network protocol includes a mechanism for encoding information such that frames including the encoded information can be correctly interpreted by nodes operating in either of the standard 16-bit or 32-bit ISO-HDLC operating modes. The encoding mechanism produces a preliminary frame check sequence by encoding the information in an encoder using a generator polynomial G.sub.48 (x), which is a combination of the generator polynomials G.sub.16 (x) and G.sub.32 (x) which are used to produce frame check sequences for nodes operating in 16-bit or 32-bit modes, respectively. Before the information is encoded, the encoding mechanism sets the encoder to an initial condition using an initializing polynomial I.sub.48 (x). The preliminary frame check sequence is further encoded by adding to it a complementing polynomial C.sub.48 (x). The result is a 48-bit frame check sequence. The encoding mechanism appends the 48-bit frame check sequence to the information, and transmits the information and the appended 48-bit frame check sequence over the network as part of a frame.

REFERENCES:
patent: 3439329 (1969-04-01), Betz
patent: 3678469 (1972-07-01), Freeman
patent: 3689899 (1972-09-01), Franaszek
patent: 3872430 (1975-03-01), Boudreau
patent: 4346440 (1982-08-01), Kyu
patent: 4468770 (1984-08-01), Metcalf et al.
patent: 4502141 (1985-02-01), Kuki
patent: 4628504 (1986-12-01), Brown
patent: 4631666 (1986-12-01), Harris
patent: 4646235 (1987-02-01), Hirosawa et al.
patent: 4712215 (1987-12-01), Joshi et al.
patent: 4723243 (1988-02-01), Joshi et al.
patent: 4727495 (1988-02-01), Cheetham et al.
patent: 4809273 (1989-02-01), Jackowski
patent: 5046069 (1991-09-01), Calvignac
patent: 5121396 (1992-06-01), Irvin
patent: 5130991 (1992-07-01), Takano

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for generating a 48-bit frame check sequenc does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for generating a 48-bit frame check sequenc, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for generating a 48-bit frame check sequenc will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1957184

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.