Semiconductor device manufacturing: process – Making device array and selectively interconnecting – Rendering selected devices operable or inoperable
Reexamination Certificate
2002-09-30
2004-09-28
Coleman, W. David (Department: 2823)
Semiconductor device manufacturing: process
Making device array and selectively interconnecting
Rendering selected devices operable or inoperable
C438S132000, C438S238000
Reexamination Certificate
active
06797545
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention is directed to the field of manufacturing electronic devices. More specifically, the invention is directed to methods and apparatus used to increase yield during fabrication of electronic devices.
2. Description of Related Art
In order to increase the yield (i.e., the ratio of good devices to the total number of devices available) during the manufacture of electronic devices such as semiconductor integrated circuits, redundant blocks or sections (e.g., memory elements) which are substantially similar in function and/or structure to components on the electronic device are incorporated into the manufactured device. These redundant blocks can be substituted for defective blocks to salvage an otherwise inoperable device. The substitution of these redundant blocks, however, requires overhead circuitry used to test and substitute the redundant blocks. As integrated circuits become more dense, such added circuitry required to access the redundant blocks becomes excessive.
An alternative to the use of such redundant circuitry is known as “discretionary wiring.” According to this concept, a semiconductor wafer
10
(
FIG. 1
) contains small, similar semiconductor devices or clusters of devices
12
which are manufactured using traditional batch processing methods. Before these clusters are interconnected, however, they are tested and a map of good and bad elements
12
on the wafer
10
is created. For each wafer
10
, a set of unique masks for the interconnect patterns (i.e., “discretionary wiring”) is created and metallic conductive strips
18
(
FIG. 2
) are fabricated on the wafer
10
to interconnect all the good elements
12
into a single functional integrated circuit.
A process that employs discretionary wiring by preparing unique masks for the interconnect layer of the semiconductor device is shown in U.S. Pat. Nos. 3,771,217 and 5,691,949. Preparing a unique interconnect pattern using a separate masking step can be a costly and time intensive operation.
SUMMARY OF THE INVENTION
In fabricating electronic devices using discretionary wiring to increase production yield, the invention eliminates the extra manufacturing step of preparing a unique pattern or mask to fabricate the discretionary wiring. Instead, conductive paths interconnecting electronic devices are provided at the same time as the formation of the normal wiring/circuitry of the devices. Thus, by deploying discretionary wiring during the current metalization or formation of other conductive paths during fabrication of integrated circuits, for example, the invention takes advantage of the existing mask steps used to develop the normal integrated circuit elements (e.g., DRAM capacitor, metal lines, etc.).
Logic circuitry formed in street areas between adjacent fabricated electronic devices may be used as auxiliary or redundant components to salvage one or more otherwise defective devices. In accordance with the invention, such logic circuitry is selectively coupled to the defective device(s) so as to directly replace or facilitate the replacement of defective components on one or more fabricated devices, thereby resulting in a single operable electronic device.
REFERENCES:
patent: 3771217 (1973-11-01), Hartman
patent: 3813650 (1974-05-01), Hunter
patent: 3839781 (1974-10-01), Russell
patent: 4859806 (1989-08-01), Smith
patent: 5214657 (1993-05-01), Farnworth et al.
patent: 5324681 (1994-06-01), Lowrey et al.
patent: 5485102 (1996-01-01), Cliff et al.
patent: 5691949 (1997-11-01), Hively et al.
patent: 5748872 (1998-05-01), Norman
patent: 5973340 (1999-10-01), Mohsen
Duesman Kevin G.
Farnworth Warren M.
Wood Alan G.
Coleman W. David
Micro)n Technology, Inc.
LandOfFree
Method and apparatus for fabricating electronic device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for fabricating electronic device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for fabricating electronic device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3224059