Miscellaneous active electrical nonlinear devices – circuits – and – Specific identifiable device – circuit – or system – Fusible link or intentional destruct circuit
Reexamination Certificate
2000-09-26
2002-08-13
Cunningham, Terry D. (Department: 2816)
Miscellaneous active electrical nonlinear devices, circuits, and
Specific identifiable device, circuit, or system
Fusible link or intentional destruct circuit
C361S086000, C361S090000, C361S091100
Reexamination Certificate
active
06433616
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates generally to the detection of electrical overstress events in electronic devices, and more particularly to determination of the cause of overstress and determination of reliability degradation.
2. Background
Advances in semiconductor manufacturing technology have led to the integration of tens, and more recently hundreds, of millions of circuit elements, such as transistors, on a single integrated circuit (IC). To achieve such dramatic increases in the density of circuit components has required semiconductor manufacturers to scale down the physical dimensions of the circuit elements, as well as the interconnection structures used to connect the circuit elements into functional circuitry.
One consequence of scaling down the physical dimensions of circuit elements and interconnect structures is an increased sensitivity to electrical overstresses. This sensitivity is problematic because it reduces noise margins, and requires careful engineering of power supplies and clock signal generators. Additionally, because integrated circuits such as, for example, microprocessors, are worth more to consumers as their operating frequency increases, there is a growing tendency to overclock, or otherwise overstress such integrated circuits to obtain higher levels of performance. Voltage and frequency skewing by end users tends to cause a voltage overstress in the integrated circuit. Such skewing may also be referred to by terms such as overpowering and overclocking. Overstresses of this type may result in the operational failure of such an integrated circuit.
What is needed are methods and apparatus for determining if an integrated circuit has been subjected to overstress.
SUMMARY OF THE INVENTION
Briefly, a circuit that senses changes in the electrical characteristics of one or more circuit elements and generates one or more signals based, at least in part, on the electrical characteristics that are sensed, is incorporated into an integrated circuit.
In a further aspect of the present invention, the one or more signals generated by the circuit are indicative of the reliability of an integrated circuit into which an embodiment of the present invention is incorporated.
REFERENCES:
patent: 4951171 (1990-08-01), Tran et al.
patent: 5189587 (1993-02-01), Haun et al.
patent: 5224011 (1993-06-01), Tran et al.
patent: 5446402 (1995-08-01), Yoshimori
patent: 5726585 (1998-03-01), Kim
patent: 5835327 (1998-11-01), Siew et al.
patent: 5974577 (1999-10-01), Ma
patent: 6037831 (2000-03-01), Watrobski et al.
patent: 6151238 (2000-11-01), Smit et al.
patent: 6163488 (2000-12-01), Tanizaki et al.
patent: 6246553 (2001-06-01), Biskeborn
patent: 6259270 (2001-07-01), Merritt
Dishongh Terrance J.
Pullen David H.
Blakely , Sokoloff, Taylor & Zafman LLP
Cunningham Terry D.
Intel Corporation
Nguyen Long
LandOfFree
Method and apparatus for detection of electrical overstress does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for detection of electrical overstress, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for detection of electrical overstress will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2908649