Method and apparatus for compressing VLIW instruction and...

Electrical computers and digital processing systems: processing – Processing architecture – Long instruction word

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C712S214000, C712S215000

Reexamination Certificate

active

07409530

ABSTRACT:
A VLIW instruction format is introduced having a set of control bits which identify subinstruction sharing conditions. At compilation the VLIW instruction is analyzed to identify subinstruction sharing opportunities. Such opportunities are encoded in the control bits of the instruction. Before the instruction is moved into the instruction cache, the instruction is compressed into the new format to delete select redundant occurrences of a subinstruction. Specifically, where a subinstruction is to be shared by corresponding functional processing units of respective clusters, the subinstruction need only appear in the instruction once. The redundant appearance is deleted. The control bits are decoded at instruction parsing time to route a shared subinstruction to the associated functional processing units.

REFERENCES:
patent: 5057837 (1991-10-01), Colwell et al.
patent: 5475856 (1995-12-01), Kogge
patent: 5649135 (1997-07-01), Pechanek et al.
patent: 5787302 (1998-07-01), Hampapuram et al.
patent: 5815723 (1998-09-01), Wilkinson et al.
patent: 5819058 (1998-10-01), Miller et al.
patent: 5826054 (1998-10-01), Jacobs et al.
patent: 5852741 (1998-12-01), Jacobs et al.
patent: 5878267 (1999-03-01), Hampapuram et al.
patent: 5963746 (1999-10-01), Barker et al.
patent: 6044450 (2000-03-01), Tsushima et al.
patent: 6173389 (2001-01-01), Pechanek et al.
patent: 6401190 (2002-06-01), Nishioka et al.
patent: 2004/0078674 (2004-04-01), Raimi et al.
Basoglu et al.; “High Performance Image Computing with Modern Microprocessors,” CCC 0899-9457/98/060407-09, vol. 9 pp. 407-415 John Wiley & Sons, Inc. 1998.
Seshan, Nat; “High VelociTI PRocessing,” IEEE Signal Processing Magazine, 105305888/98; Mar. 1998.
Basoglu et al., :A Single-Chip Processor for MEdia Applications: The MAP1000, International Journal of Imaging Systems and Technology; 1999.
Stotland et al., “Image Computing Library for a Next-Generation VLIW Multimedia Processor,” SPIE Electronic Imaging, vol. 3655 pp. 47-58; 1999.
Managuli et al.; “An Efficient Convolution Algorithm for VLIW Mediaprocessors,” SPIE Electonic Imaging, vol. 3655, pp. 65-74; 1999.
Rathman et al.; “Processing the New World of Interactive Media,” IEEE Signal Processing Magazine, vol. 15, No. 2, pp. 108-117; 1998.
Purcell, Steve; “The Impact of Mpact 2,” IEEE Signal Processing Magazine vol. 15, No. 2, pp. 102-107, 1998.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for compressing VLIW instruction and... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for compressing VLIW instruction and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for compressing VLIW instruction and... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4015387

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.