Method and apparatus for automatically adjusting noise...

Miscellaneous active electrical nonlinear devices – circuits – and – Gating – Signal transmission integrity or spurious noise override

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S292000, C327S020000, C327S551000, C326S021000

Reexamination Certificate

active

06201431

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Technical Field
The present invention relates to integrated circuits in general, and in particular to a method and apparatus for providing noise immunity to an integrated circuit. Still more particularly, the present invention relates to a method and apparatus for automatically adjusting noise immunity of an integrated circuit.
2. Description of the Prior Art
Among integrated circuit design families, dynamic logic circuits offer significant advantages over their static logic circuit counterparts, particularly in performance and chip area requirements. Therefore, it is usually desirable to use dynamic logic circuits to implement as much of the logic function of an integrated circuit design as possible.
Generally speaking, dynamic logic circuits use a stored charge to represent a logic state. In operation, the charge is usually stored at a storage node during a precharge phase, and the charge is then conditionally discharged during an evaluation phase. However, the stored charge can be accidentally degraded due to various leakage or noise problems such as charge sharing, capacitive coupling from adjacent signals, sub-threshold conduction of n-channel pull-down transistors, and conduction through n-channel pull-down transistors due to noise on inputs. If a sufficient amount of the charge stored on the storage node is lost due to one or more of the above-mentioned problems, the output of the dynamic logic circuit will transition to an unintended state. This error can propagate and cause erroneous results throughout the entire integrated circuit design.
One method that can be used to avoid noise-induced failures is to provide some sort of “weak” feedback mechanism to maintain the stored charge at the storage node. However, the charge supplied by the weak feedback mechanism adversely affects the performance of the circuit. This is because, during the evaluation phase, the n-channel pull-down transistor network not only has to discharge the stored charge at the precharge node but also has to counter the small amount of charge supplied by the feedback mechanism. As a result, the amount of time to discharge the precharge node is increased. In view of such, a circuit designer must make a trade-off between the performance impact from sizing the feedback mechanism too large and the risk of not providing enough feedback by sizing the feedback mechanism too small. However, in most cases, such trade-offs are not even an option. For example, for reliability reasons, integrated circuits are often subjected to high-voltage and high-temperature burn-in tests in order to stress the design to accelerate early failures. Because high voltages and high temperatures can aggravate most of the above-mentioned leakage and noise problems, the circuit designer must design-in a greater amount of feedback than is required for normal operation in order to ensure that the integrated circuit will remain operational under the burn-in conditions. The additional amount of feedback can affect performance in stress conditions when high performance is not required as well as in normal operational conditions when performance is paramount.
SUMMARY OF THE INVENTION
In accordance with a preferred embodiment of the present invention, a noise-immune integrated circuit that is capable of automatically adapting to environmental changes includes multiple functional logic circuits, a clock generator, a group of noise monitor circuits, and a control logic circuit. The clock generator generates a clock signal to all these circuits. The noise monitor circuits are utilized to detect noise occurring in the integrated circuit. In response to any noise detected by the noise monitor circuits, the control logic circuit decreases the speed of the clock signal sent to all the circuits, especially the functional logic circuits, via a slow down signal to the clock generator. Alternatively, the control logic circuit can inform the functional logic circuits via a noise alert signal to increase the noise immunity of certain noise sensitive circuits within the functional logic circuits.
All objects, features, and advantages of the present invention will become apparent in the following detailed written description.


REFERENCES:
patent: 4348595 (1982-09-01), Lebesnerais
patent: 4587620 (1986-05-01), Niimi et al.
patent: 5065048 (1991-11-01), Asai et al.
patent: 5091658 (1992-02-01), Pribyl et al.
patent: 5442671 (1995-08-01), Wollschlager
patent: 5683432 (1997-11-01), Goedeke et al.
patent: 5838169 (1998-11-01), Schorn
patent: 5838170 (1998-11-01), Schorn

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for automatically adjusting noise... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for automatically adjusting noise..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for automatically adjusting noise... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2535239

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.