Static information storage and retrieval – Powering
Reexamination Certificate
1999-04-05
2003-04-22
Nelms, David (Department: 2818)
Static information storage and retrieval
Powering
C365S200000, C365S230030
Reexamination Certificate
active
06552947
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to integrated circuits, and more specifically to integrated circuit memories.
BACKGROUND OF THE INVENTION
With each new generation of semiconductor memory, the size and density of the memory array increases. For example, when moving from a 4 Mb technology to a 16 Mb design, the array area must be increased in order to accommodate the additional memory cells. Increasing the array size, however, adversely effects certain electrical parameters required for optimal circuit performance.
In particular, increasing the size of the memory array leads to a problem known as “resistance droop”. In the memory array, long interconnect wires are used to carry voltages across the memory array. When a voltage source is connected to a long interconnect wire, a voltage drop is created on the interconnect wire due to the resistance of the interconnect wire. More specifically, points on the interconnect wire which are located far from the voltage source have a lower voltage potential than those which are located near the voltage source. This voltage differential in the memory array can adversely effect circuit performance and circuit yield.
Accordingly, a need exists for an efficient way to fabricate integrated circuits having memory arrays with reduced “resistance droop.”
SUMMARY OF THE INVENTION
The present invention overcomes the problems of the prior art memory circuits by providing a tiled memory with distributed charge source supply. According to one embodiment of the present invention, a plurality of memory tiles are arranged to form a tiled memory array with a common input/output interface in an integrated circuit device. In accordance with the present invention, each of the memory tiles in the tiled memory array has charge source circuitry to provide the sufficient reference voltages for proper operation of the memory tile. Further, the reference voltage for each tile is connected by abutment to the reference voltages associated with neighboring tiles. In addition, each memory tile may include local error detection and correction circuitry. To facilitate reliable operation, each memory tile may also include redundant rows and/or columns, and appropriate redundancy control circuitry.
In one aspect of the present invention, a method for designing a tiled memory, includes the steps of designing a memory tile, comprising the steps of arranging a plurality of said memory tiles to form a tile array, designing an interface for selectively coupling the memory tiles to external logic, and integrating said interface and said tile array to form said tiled memory. The step of designing the memory tile includes the steps of designing a memory cell, arranging a plurality of said memory cells in a cell array, determining the charge requirements of said cell array, designing a charge source to supply said charge requirements, and integrating said charge source and said cell array to form said memory tile.
REFERENCES:
patent: 5136717 (1992-08-01), Morley et al.
patent: 5659519 (1997-08-01), Lee et al.
patent: 5666314 (1997-09-01), Akaogi et al.
patent: 5781200 (1998-07-01), Lu et al.
patent: 5781494 (1998-07-01), Bae et al.
patent: 5844576 (1998-12-01), Wilde et al.
patent: 5877780 (1999-03-01), Lu et al.
patent: 5883525 (1999-03-01), Tavana et al.
patent: 6104658 (2000-08-01), Lu
patent: 6154413 (2000-11-01), Longwell et al.
patent: 6167484 (2000-12-01), Boyer et al.
patent: 6172931 (2001-01-01), Cha et al.
patent: 6184709 (2001-02-01), New
patent: 6249475 (2001-06-01), Atwell et al.
patent: 6272670 (2001-08-01), Van Myers et al.
patent: 6477104 (2002-11-01), Atwell et al.
Atwell William Daune
Longwell Michael L.
Myers Jeffrey Van
Auduong Gene N.
Madrone Solutions, Inc.
Myers Jeffrey Van
LandOfFree
Memory tile for use in a tiled memory does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory tile for use in a tiled memory, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory tile for use in a tiled memory will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3098959