Memory module having balanced data I/O contacts pads

Electricity: electrical systems and devices – Housing or mounting assemblies with diverse electrical... – For electronic systems and devices

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C361S760000, C174S260000, C365S051000, C439S060000

Reexamination Certificate

active

06721185

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to memory subsystems and, more particularly, to contact pad arrangement on memory modules.
2. Description of the Related Art
The demand for performance in computer systems is continually increasing. There are many methods of increasing the performance of a computer system. One method for increasing performance is to increase the size of the memory. This is true for all levels within the memory hierarchy, including registers (within a microprocessor core), cache memory, main memory, and disk storage. In many cases, an increase in the size the main memory will result in a significant performance gain by a computer system.
Another method of increasing the performance of a computer system may be to increase the clock speed of the microprocessor and associated system buses. Other methods of increasing the speed of computer systems involve architectural changes, which may be implemented in the design phase of a computer system. One such architectural change is to increase the size of the data bus. Increasing the size of the data bus may allow computers to process more information per clock cycle than computers with smaller data buses. For example, a computer with a 32-bit data bus may be able to process twice as much information per clock cycle as a computer with a 16-bit data bus.
Although increasing the size of the data bus and the clock speed of a computer system are two methods of obtaining higher performance, these methods may have an adverse impact on the performance of memory modules. Memory modules have been used for some time as a computer's main memory, since their modularity may make memory reconfiguration easier. Memory modules may also make removing and replacing faulty memory segments easier.
Memory modules are typically implemented using small circuit boards with limited area for signal traces and contact pads. Implementing a larger data bus can present significant difficulties in designing a circuit board for a memory module intended for such computer systems. In addition to traces and contact pads for the data bus, area must be reserved for traces and contact pads necessary to convey address and control signals to the chips on the module, as well as for power and ground connections. Thus, as more traces and contact pads are added to a given circuit board, the closer the traces and contact pads may be placed to each other. As traces and contact pads are moved closer together signal integrity may be compromised due to inter-electrode capacitance and other proximity related interference. This type of interference is sometimes referred to as “cross-talk.” Such cross-talk may induce errors into signal lines on a memory module or computer motherboard.
Increasing the clock speed of a computer system may further increase interference problems caused by signal traces and contact pads that are close together. Typically, as the speed of operation increases, the potential for cross-talk between the various signals may also increase. In some cases, an error correction subsystem may be able to correct these errors. However, typical error correction subsystems are limited in the number of simultaneous errors they may detect and/or correct. Uncorrected errors may often times lead to undesirable operation of a computer system. Memory modules operating at higher clock speeds with large data bus widths may be especially susceptible to errors induced by cross-talk.
SUMMARY OF THE INVENTION
Various embodiments of a memory module having balanced data input and output contacts are disclosed. In one embodiment, a memory module includes a printed circuit board having an edge connector and a plurality of memory integrated circuits. The edge connector may be adapted for insertion into a socket of a motherboard of a computer system, for example. The edge connector includes a plurality of contact pads on both sides of the printed circuit board. The contact pads are configured to convey data signals, power and ground to and from the printed circuit board. The power and ground contact pads alternate along the edge connector. There are no more than four data signal contact pads without intervening power or ground contact pads.
In one particular implementation, the memory integrated circuits (ICs) are synchronous dynamic random access memories (SDRAM). In another implementation, the memory ICs are dynamic random access memories (DRAM).
In other implementations, the memory ICs are arranged on the printed circuit board to minimize the trace length between a particular memory chip and corresponding contact pads associated with the particular memory chip.


REFERENCES:
patent: 4790447 (1988-12-01), Laudon et al.
patent: 4975084 (1990-12-01), Fedder et al.
patent: 5272664 (1993-12-01), Alexander et al.
patent: 5339269 (1994-08-01), Takagi
patent: 5513135 (1996-04-01), Dell et al.
patent: 5532954 (1996-07-01), Bechtolsheim et al.
patent: 5829036 (1998-10-01), Klein
patent: 5961660 (1999-10-01), Capps, Jr. et al.
patent: 6097883 (2000-08-01), Dell et al.
patent: 6111757 (2000-08-01), Dell et al.
patent: 6115278 (2000-09-01), Deneroff et al.
patent: 6347039 (2002-02-01), Lee
patent: 6353539 (2002-03-01), Horine et al.
patent: 6414868 (2002-07-01), Wong et al.
patent: 6457155 (2002-09-01), Dell et al.
patent: 0744748 (1996-11-01), None
“JC-42 5A Task Group Meeting Minutes”, San Jose, CA, Jan. 18, 1994.
“2ndGeneration SODIMM Discussion JEDEC Task Force Meeting in San Jose”, Hiatachi America, Ltd., Jan. 18, 1995.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory module having balanced data I/O contacts pads does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory module having balanced data I/O contacts pads, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory module having balanced data I/O contacts pads will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3224835

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.