Static information storage and retrieval – Floating gate – Particular biasing
Reexamination Certificate
2002-04-05
2003-12-16
Mai, Son (Department: 2818)
Static information storage and retrieval
Floating gate
Particular biasing
C365S202000, C365S203000, C365S208000, C365S185210
Reexamination Certificate
active
06665215
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to memories, and more particularly, to a device for reading memory cells within a memory. The device can be applied especially to the reading of non-volatile memories, as well as to SRAMs or other types of memories.
BACKGROUND OF THE INVENTION
As can be seen in a diagrammatic view in
FIG. 1
, a reading device usually has a differential amplifier
1
. An input node e
1
of the amplifier
1
is connected by a current/voltage converter circuit
2
to a bit line B
1
to which a memory cell Cmem to be read is connected. The other input node e
2
of the amplifier
1
is connected by another current/voltage converter circuit
3
to a reference bit line Blref to which a reference cell Cref is connected.
The reading device furthermore usually comprises a current generator
4
to generate current for reading and precharging of the bit lines. In the precharging phase, the converter circuits
2
and
3
, which form an automatic control loop, fix the bit line precharging voltage level at the read voltage level, which is typically in the range of one volt, before activating the reading mode (READ). The read current is usually given by a current mirror which imposes a fraction of the reference bit line read current on the bit line selected in the read mode. Such devices are well known to those skilled in the art.
The inputs e
1
and e
2
of the amplifier
1
are in an indeterminate state when the reading is activated. Thus, depending on the state of the cell selected for reading, and depending on the initial state of the amplifier, the data is available at the output after a certain period of time. Either the state of the cell (as compared with that of the reference cell) corresponds to the initial state of the amplifier and the output of the amplifier is already correct, or the state of the cell corresponds to the reverse state and the amplifier has to switch over. Furthermore, the differential amplifier
1
switches over faster in one direction than in another. Hence, the circuit (the processor) that has initiated the read access can have the data available at the output of the device only after a certain period of time, which is determined with respect to the worst-case read time.
Furthermore, since the bit line selected in the read mode and the reference bit line are precharged at the same voltage level, if the current difference between the two lines is small in the read phase, the voltage difference between the two inputs e
1
and e
2
of the differential amplifier may be very small, and above all, it may build up very slowly. The output voltage level of the differential amplifier is then incorrect (there is an offset of the differential amplifier) and does not represent the direction of variation of the input voltage e
1
, e
2
of the amplifier.
SUMMARY OF THE INVENTION
In view of the foregoing background, an object of the present invention is to improve the speed of reading a memory.
There are known reading devices that include circuits for the asymmetrical precharging of the inputs of the differential amplifier, so as to position this amplifier in a known state. This known state is preferably such that the switch-over from this known state into the complementary state corresponds to the fastest switching of the amplifier. The reading speed is thus improved. The fact remains that, in certain applications, the switching speed obtained is unsatisfactory.
In the present invention, instead of precharging the inputs of the amplifier, a precharging of the output is done so as to set the output of the amplifier preferably at an intermediate voltage level between the low logic level and the high logic level. Thus, the output of the amplifier is preferably precharged at Vdd/2. The time at the end of which the data is available at output is then smaller, since the output thereafter has only half the path to be taken to make its precharging state pass into the final state, a logic 0 or 1.
It is then possible to provide a circuit to balance the inputs e
1
, e
2
of the amplifier. This circuit is activated in the precharging phase and is deactivated before the amplifier output precharging circuit, so that the inputs begin to build up to overcome the offset effect. Thus, when the output precharging circuit is deactivated, the output switches into the state corresponding to the data read in the selected cell.
Another problem encountered especially with the reading of SRAM memory cells is the presence of indeterminate voltage levels or glitches at an output of the read device. These glitches appear at an output of the amplifier when data is read several times in succession at the same memory address (i.e., when there is a multiple reading).
Each read cycle starts with a precharging phase during which the read amplifier provides information independent of the state of the memory cells, raising a problem of synchronization. In the case of the multiple readings of the same memory word, the data read between two read access operations is lost.
This is highly inconvenient for the data processing by the circuit that has requested the reading since it is an asynchronous processor. This circuit should not take the data at the output when this output data is indeterminate. Otherwise, false data will be read.
In the invention, this problem is advantageously addressed by placing a Schmitt trigger, namely an inverter circuit with thresholds or a hysteresis circuit, downstream from the circuit for precharging the output of the read differential amplifier. The output of the amplifier is precharged at an intermediate level between the two thresholds, namely the high and low threshold of the trigger circuit.
This inverter circuit with thresholds is placed after the circuit for precharging the output of the amplifier. The inverter circuit will filter (mask) the intermediate voltage level between its two thresholds, since once it has switched over in one direction, for example, once the output of the amplifier has gone above the high threshold of the threshold converter circuit, this circuit will switch into the other direction only if the output of the amplifier drops below this low threshold. In general, the high and low thresholds are respectably fixed at ¾ Vdd and ¼ Vdd.
Thus, in the reading device in which there is an inverter circuit with thresholds, combined with the precharging of the output of the differential amplifier at an intermediate level between its two thresholds, there are no longer any glitches at an output of the inverter circuit with thresholds. This inverter circuit with thresholds has a memory effect on the previously read data.
The invention therefore improves the reading speed and the stability of the data at output. As characterized, the invention therefore pertains to a memory cell reading device with a differential amplifier.
According to the invention, this reading device comprises a circuit for precharging the output of the differential amplifier at a predetermined voltage level. Preferably, this precharging circuit positions the output of the amplifier at an intermediate level between the low and high logic levels. This intermediate level is advantageously fixed at half of the logic power supply voltage swing. Preferably, a circuit for balancing the inputs of the differential amplifier is provided. This circuit is activated in the precharging phase and deactivated in the reading phase before the amplifier output precharging circuit.
In one embodiment, an inverter circuit with thresholds is connected to the output of the output precharging circuit. In this case, the predetermined precharging level for the amplifier output is set at an intermediate value between the high and low thresholds of this inverter circuit.
The invention also relates to a memory integrated circuit comprising a reading device of this kind, especially for the reading of SRAM memory cells.
REFERENCES:
patent: 4881203 (1989-11-01), Watanabe et al.
patent: 4897569 (1990-01-01), Calzi
patent: 5305272 (1994-04-01), Matsuo et al.
patent: 5506522 (1996-
Aitouarab Leïla
Thomas Sigrid
Jorgenson Lisa K.
Mai Son
STMicroelectronics SA
LandOfFree
Memory cell read device with a precharge amplifier and... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory cell read device with a precharge amplifier and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory cell read device with a precharge amplifier and... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3177472