Electricity: battery or capacitor charging or discharging – Battery or cell discharging – Regulated discharging
Reexamination Certificate
2000-02-14
2002-01-15
Wong, Peter S. (Department: 2838)
Electricity: battery or capacitor charging or discharging
Battery or cell discharging
Regulated discharging
C324S428000
Reexamination Certificate
active
06339315
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to systems for managing power dissipation of electronic devices powered with rechargeable batteries and, more particularly to a system which indicates the state of charge of the battery, for example on an LCD monitor.
BACKGROUND OF THE INVENTION
In many familiar portable electronic devices such as mobile telephones, personal computers and the like, it is important to know the charge condition of the batteries. This function is commonly carried out by the use of a specific integrated system having a charge counter (Coulomb Counter or CC) which monitors the electric charge that flows in and out of battery. The system generates a logic interrupt signal every time a certain amount of electric charge crosses the battery, during the charge phase (charge interrupt INCR) as well as during the discharge phase, that is, of powering of the portable device (discharge interrupt DECR).
These interrupts are algebraically processed by the micro controller of the portable device that obtains an indication of the state of charge of the battery. This information is either displayed on the screen in the form, for example, of an icon with different brightness grades or as a numerical indication of the percentage of charge of the battery or the like.
In order to evaluate the amount of available charge that flows through the battery, the battery current is commonly monitored on a dedicated sensing resistor, connected electrically in series with the battery. The voltage drop on this resistor is amplified through a differential amplifier whose output signal is integrated through a dedicated integrator stage. In the presence of an electric current flowing through the battery, a positive or negative ramp is produced at the output of the integrating stage, depending on the current direction (either a charge current or a discharge current).
The ramp is interrupted by the switching of one or the other of a pair of comparators, one for the positive ramp and the other for the negative ramp, which momentarily closes a discharge switch of the capacitance of integration and thereafter a new ramp begins and so forth. Therefore, the switchings of the two comparators generate as many interrupt signals, of one or the other sign, that are fed to two respective counters, or to a unique counter which is incremented by a unit at each charge interrupt or decremented by a unit at every discharge interrupt or vice versa. In either case, the content of the counters or of the reversible counter indicates the state of charge of the battery.
The quest for minimizing power dissipation encourages the use of a sensing resistor of the battery current of a very small value, typically on the order of few tens of a m&OHgr; (for example 50 to 100 m&OHgr;). The monitoring of the battery current is to some extent invalidated by the offset of the differential amplifier. Indeed, the amplifier offset sums itself to the voltage drop on the terminals of the sensing resistor and when the battery current is relatively low, for example less than a few tens of m&OHgr;, the offset of the amplifier may be of the same order of the real signal. Moreover, during null battery current working conditions, the system will continue to integrate the offset, and the counter would be periodically increased or decreased depending on the sign of the offset, and in absence of specific corrections, thus providing the micro-controller with erroneous information.
In order to avoid this error, a minimum current level is usually established, below which the monitoring of the current is inhibited, thus creating, in practice, a so-called dead zone, typically in the order of few mA. When the signal level is lower than a certain threshold corresponding to such a set minimum current level of the dead zone, the output signal of the amplifier in not integrated, thus averting the generation of interrupt under conditions that would be grossly affected by the offset.
It is quite difficult to precisely define the limits of this dead zone and the computational error of the charge state is rather relevant.
SUMMARY OF THE INVENTION
Confronted with the difficulties and limitations of the conventional approaches, an object of the invention is to provide a charge counter that allows, according to preferred embodiment, a substantially complete compensation of the offset by carrying out a trimming step of the system. An alternative object of the invention is to provide a counter in which the limits of an appropriate dead zone may be accurately defined by carrying out a trimming step.
Substantially, the system of the invention is based on the use of a timer that measures the time interval between the start instant of an integration ramp of the output signal of the differential amplifier that monitors the current through the battery and the switching of one or the other comparator. Also, the invention is based on the use of a nonvolatile memory register to permanently store the time interval relative to the integration of the offset established during a trimming step, done by short-circuiting the inputs of the differential amplifier that monitors the current battery. Of course, the offset direction is also permanently stored in the memory register as a sign bit.
According to a preferred embodiment of the invention, during a null battery current phase, the system continues to integrate the amplifier offset causing the switching of the relative comparator which, if not compensated for, would unduly increment the relative interrupt counter. However, at the expiration of the pre-established time interval, the value of which is permanently stored in the register during a trimming step, the relative interrupt counter is decremented by a unit, thus nullifying the increment due a continued integration of the offset. In presence of a battery current, the offset is integrated together with the signal present on the sensing resistor terminals, and also in these conditions, when the pre-established and permanently stored time interval lapses, the system decrements the relative interrupt counter by a unit, thus thoroughly compensating any offset effect in computing the interrupts under any current absorption condition.
If desired, the system of the invention may also be used to implement an interrupt counter with a dead zone, the extent of which may be defined according to the real offset conditions with a high accuracy. Assuming it is desired to set a dead zone between ±15 mA, during a dedicated trimming step, a current of 15 mA is forced through the sensing resistor. The timer measures the time interval (dead zone time) elapsing from the beginning of the integration and the eventual switching of the relative comparator. This information is permanently stored in the nonvolatile memory register.
During the normal functioning of the device, the timer, at the beginning of each new integration phase counts backward starting from the dead zone limit time. Therefore, if the battery current is within the dead zone range, the integration time will be greater (or at the most equal to) than the dead zone limit time and the result of the counting will be null, thus impeding an increment of the relative interrupt counter. If the battery current is greater than the dead zone limit current, the integration time needed to trigger the relative interrupt counter will be less than the dead zone limit time and the result of the counting will be different from zero. Therefore, the interrupt counter will be correctly increased or decreased upon the switching of the relative comparator.
REFERENCES:
patent: 5124627 (1992-06-01), Okada
patent: 5144218 (1992-09-01), Bosscha
patent: 5424722 (1995-06-01), Inada et al.
patent: 5432429 (1995-07-01), Armstrong, II et al.
patent: 5594345 (1997-01-01), Boehm
patent: 5614902 (1997-03-01), Hopkins
patent: 6018228 (1998-10-01), Dias et al.
patent: 6049210 (2000-04-01), Hwang
patent: 41 03 470 (1991-08-01), None
patent: 2 231 714 (1998-01-01), None
patent: 0248461 (1990-10-01), None
patent: 0425044 (1990-10-01), None
Castelli Claudia
Fraternali Fabrizio
Mariani Adalberto
Pojer Alex
Allen Dyer Doppelt Milbrath & Gilchrist, P.A.
Jorgenson Lisa K.
STMicroelectronics S.r.l.
Tibbits Pia
Wong Peter S.
LandOfFree
Measuring counter of the state of charge of the powering... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Measuring counter of the state of charge of the powering..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Measuring counter of the state of charge of the powering... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2853429