Low voltage generating circuit

Electricity: power supply or regulation systems – Self-regulating – Using a three or more terminal semiconductive device as the...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

06667608

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of Invention
The present invention relates to a low reference voltage generating circuit, and more particularly to a circuit that can provide a stable voltage lower than one volt.
2. Related Art
For the circuit design of portable products, besides the requirement of small size, an important consideration is the maximum reduction of the power consumed because the power supply for such portable products is a battery.
With reference to
FIG. 5
, a voltage generating circuit in accordance with the prior art comprises a current mirror (
40
), a voltage generating unit (
45
) and a start-up unit (
50
). The start-up unit (
50
) prevents FETs and transistors in the current mirror (
40
) and the voltage generating unit (
45
) to be biased at cutoff region. The current mirror (
40
) is made up of two P-channel FETs (Q
1
, Q
2
), two N-channel FETs (Q
3
, Q
4
), two PNP transistors (Q
5
, Q
6
) and a resistor (R
1
). The voltage generating unit (
45
) has a P-channel FET (Q
7
), a varistor (VR
1
) and a PNP transistor (Q
8
). The P-channel FET (Q
7
) has a gate that is connected to the current mirror (
40
) and a source that is connected to the PNP transistor (Q
8
) through the varistor (VR
1
). An output terminal, denoted with V
O
, is taken from the source of the P-channel FET (Q
7
).
When each FET and each transistor is well biased, the current mirror (
40
) generates a first current (I
1
) and a second current (I
2
). By properly choosing the matched FETs and transistors in the current mirror (
40
), the second current (I
2
) is approximately equal to the first current (I
1
), and the voltage value at nodes X and Y (respectively denoted by V
x
and V
y
) are also approximately the same. The first current (I
1
) is represented:
I
1
=(
V
x
−V
BEQ5
)/
R
1
=(
V
y
−V
BEQ5
)/
R
1
=(
V
BEQ6
−V
BEQ5
)/
R
1
where V
BE
represents the junction voltage at the base-emitter junction of a transistor.
Further the junction voltage V
BE
can be represented as V
BE
=V
T
×ln (k), where V
T
is the thermal voltage and is equal to approximately 25 mV at room temperature.
Thus, the first current (I
1
) is rewritten as:
I
1
=[V
T
×ln(
k
Q6
)−
V
T
×ln(
k
Q5
)]/
R
1
=[
V
T
×ln(
k
Q6
/k
Q5
)]/
R
1
=[
V
T
×ln(
n
)]/
R
1
where n=k
Q6
/k
Q5
is the character ratio of the two PNP type transistors (Q
5
and Q
6
)
Furthermore, an output current (I
3
) flowing through the FET (Q
7
) of the voltage generating unit (
45
) is approximately equal to the first current (I
1
).
Thus the output voltage V
O
is
V
O
=I
3
×R
2
+V
BEQ8
.
When further combining the foregoing equation I
1
=[V
T
×ln(n)]/R
1
with V
O
=I
3
×R
2
+V
VBEQ8
, the output voltage is obtained by the equation, V
O
=V
BEQ8
+V
T
×ln(n)×(R
2
/R
1
).
The minimum value of the output voltage V
O
generated by the conventional circuit is still approximately 1.2 volts. In the field of high density integrated circuit design, the operating voltage of the elements in the integrated circuits is intended to be maintained as low as possible to reduce power consumption. Therefore, a constant voltage lower than 1.2 volts is necessary to be used with integrated circuits.
To overcome the shortcomings, a voltage generating circuit in accordance with the present invention obviates or mitigates the aforementioned problems.
SUMMARY OF THE INVENTION
The primary objective of the voltage generating circuit in accordance with the present invention is to provide a stable voltage lower than one volt to meet the need for a low operating voltage in integrated circuit design.
To achieve the objectives, the voltage generating circuit comprises a first current mirror, a second current mirror and a voltage generating unit. The first current mirror generates a first current. The second current mirror is connected to the first current mirror to generate a second current that is proportional to the first current. The voltage generating unit consists of three resistors in a T-shaped configuration. An output voltage node is taken from the T-shaped configuration to provide a voltage lower than 1 volt.
Other objects, advantages and novel-features of the invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.


REFERENCES:
patent: 4254382 (1981-03-01), Keller et al.
patent: 4792748 (1988-12-01), Thomas et al.
patent: 6118262 (2000-09-01), Suzuki
patent: 6160392 (2000-12-01), Shin
patent: 6201378 (2001-03-01), Eto et al.
patent: 6285245 (2001-09-01), Watanabe

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low voltage generating circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low voltage generating circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low voltage generating circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3128195

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.