Pulse or digital communications – Synchronizers
Reexamination Certificate
2000-02-09
2004-07-20
Bayard, Emmanuel (Department: 2731)
Pulse or digital communications
Synchronizers
Reexamination Certificate
active
06765973
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to the transfer of data and, more particularly, to a method and apparatus for transferring data using a clockless interface.
BACKGROUND OF THE INVENTION
Large data systems require the transmission of large quantities of data at high rates throughout the system. The interfaces supporting these high data rates are typically limited by a data rate that must be lower than the available clock rate unless a power consuming phase lock loop (PLL) interface is employed. Furthermore, clock distribution and clock phase maintenance is a difficult and power consuming task for such a system. A higher performance/lower power solution is highly desirable.
The PLL recovery method requires a phase lock loop in each recovery circuit, and the phase lock loops add to the power requirements of the system. The embedded clock method requires the transmission of the associated clock with the transmitted data and requires controlled skew between the transmitted data and the clock for the entire transmission path. Other methods include oversampling clock recovery techniques. The oversampling clock recovery method requires the availability of clocks that are at a higher frequency than the data they are intended to recover. The oversampling method also requires more power due to the higher speed clocks.
What is needed is a method and apparatus for transferring data that is low power, high-speed, and can operate on self-contained mobile platforms.
Further needed is a method and apparatus for using a clockless interface for transferring data and for synchronizing of the clockless data.
REFERENCES:
patent: 4813006 (1989-03-01), Burns et al.
patent: 4969163 (1990-11-01), Ungerboeck
patent: 5291209 (1994-03-01), Evans et al.
patent: 5550860 (1996-08-01), Georgiou et al.
patent: 5630100 (1997-05-01), Ganapathy et al.
patent: 5699389 (1997-12-01), Beladi et al.
patent: 5774462 (1998-06-01), Ishikawa et al.
patent: 6044122 (2000-03-01), Ellersick et al.
patent: 6064695 (2000-05-01), Raphaeli
patent: 6075807 (2000-06-01), Warren et al.
patent: 6177904 (2001-01-01), Coenen et al.
patent: 6178212 (2001-01-01), Akashi
patent: 6208685 (2001-03-01), Yamazaki
patent: 6275545 (2001-08-01), Suzuki
patent: 6285723 (2001-09-01), Yamada et al.
patent: 6496474 (2002-12-01), Nagatani et al.
Miller Karl Eric
Wilcox Loran Albert
Bayard Emmanuel
Bogacz Frank J.
KIekotka James E.
Motorola Inc.
LandOfFree
Low power apparatus and algorithm for sub-rate bit... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Low power apparatus and algorithm for sub-rate bit..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low power apparatus and algorithm for sub-rate bit... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3253602