Low jitter external clocking

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Clock or pulse waveform generating

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S563000, C330S253000

Reexamination Certificate

active

06411151

ABSTRACT:

FIELD OF THE INVENTION
The invention relates generally to integrated circuits, and more particularly to low jitter external clocking.
BACKGROUND
Digital integrated circuit systems often include one or more processors, memory devices, and input/output devices that communicate with each other through a bus system. Each device includes an integrated circuit made up of an arrangement of logic gates, and each gate implements a logic function. The gates are interconnected and communicate with each other by changing state in unison at regular, timed intervals according to an internal clock signal. Information input to the integrated circuit, in the form of signals, is acted upon by the logic gates which produce new information as output signals.
Digital integrated circuits are typically timed by a clock generator that functions through a phase-locked loop. The phase-locked loop locks an internal clock signal in phase and frequency to an external input clock. The phase-locked loop has the capability to create additional clock signals with frequencies that are multiples of the frequency of the external input clock, while maintaining a phase relationship with the external input clock. In addition, the phase-locked loop rejects external input clock jitter. However, the phase-locked loop has a lock time requirement that delays a start-up of an integrated circuit from an idle/power-down state, and is a sophisticated analog circuit that does not scale easily with process changes.
In a very high frequency synchronous integrated circuit system, operating at gigahertz frequencies and higher, the phase-locked loop is used to multiply a frequency of an external input clock to generate a very high frequency internal clock signal in an integrated circuit in the system. In generating such high frequencies the phase-locked loop can contribute to jitter in the internal clock signal, and also suffers from problems of instability and noise. There remains a need for very high frequency synchronous integrated circuit systems that are timed in a manner to minimize jitter, instability, and noise in an internal clock signal.
SUMMARY OF THE INVENTION
According to one embodiment of the present invention, a differential clock signal is received on a first clock signal line and a second clock signal line. A differential amplifier coupled to the first clock signal line and the second clock signal line amplifies the differential clock signal into a single-ended output clock signal.
Advantages of the invention will be apparent to one skilled in the art upon an examination of the detailed description.


REFERENCES:
patent: 5530401 (1996-06-01), Cao et al.
patent: 5546023 (1996-08-01), Borkar et al.
patent: 5672991 (1997-09-01), Thoma et al.
patent: 5821809 (1998-10-01), Boerstler et al.
patent: 5942940 (1999-08-01), Dreps et al.
patent: 6028454 (2000-02-01), Elmasry et al.
patent: 6087885 (2000-07-01), Tobita
patent: 6141265 (2000-10-01), Jeon
patent: 6198688 (2001-03-01), Choi

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low jitter external clocking does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low jitter external clocking, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low jitter external clocking will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2959374

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.