Low input impedance line/bus receiver

Miscellaneous active electrical nonlinear devices – circuits – and – Specific signal discriminating without subsequent control – By amplitude

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S074000, C327S068000, C327S077000

Reexamination Certificate

active

06498518

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to a bipolar current sensing device having increased gain and low input impedance.
2. Description of the Related Art
Conventional systems utilize current sensing as a circuit technique for receiving signal currents on a highly capacitive bus. In bipolar technology, a very commonly used current sensing circuit is known as a common base configuration, which offers low input impedance at the emitter and high output impedance at the collector. This configuration would be an ideal solution, for example, in a complimentary metal oxide semiconductor (CMOS), dynamic random access memory (DRAM) for input/output (I/O) bus sensing. However, in a CMOS designed DRAM, the desired vertical NPN bipolar device, having high gain and low terminal resistances, previously did not exist without additional complexity and cost.
An example of a conventional CMOS circuit of this type is discussed in a paper entitled “A 1.5V Circuit Technology for 64 Mb DRAM'S” presented at the 1990 Symposium on VLSI Circuits, incorporated herein by reference. The CMOS circuit provides the desired advantage of low input impedance and high output impedance, but this is accomplished with undesired higher circuit complexity, higher current consumption and poorer performance.
Therefore, there is a need for a bipolar current sensing device having high gain and low terminal resistances that operates at relatively low power and high performance in the presence of high bus capacitance.
SUMMARY OF THE INVENTION
In view of the foregoing and other problems of the conventional methods, it is, therefore, an object of the present invention to provide a structure for a current sensing circuit connected to a power supply terminal and having at least one input terminal and at least one output terminal. The current sensing circuit includes at least one bipolar transistor having a base, emitter and collector, at least one current mirror amplifier connected to the power supply terminal, the current mirror amplifier having an input connected to the collector and having at least one output connected to the emitter, and a DC voltage source connected to the base.
The input terminal is connected to emitter and the output terminal is connected to the collector. The DC voltage source can be a reference voltage or the power supply terminal. The current mirror amplifier comprises at least two metal oxide semiconductor transistors. The output terminal is adapted to drive a metal oxide semiconductor current mirror current source.
The invention also includes a method of manufacturing a bipolar device in a dynamic random access memory (DRAM) manufacturing process, that includes implanting a first-type dopant in a collector layer in a substrate (the implanting of the first-type dopant in the collector layer is performed simultaneously with implanting the first-type dopant in a trench plate layer in the DRAM manufacturing process), implanting a second-type dopant in a base layer in the substrate, the base layer being above the collector layer (wherein the implanting of the second-type dopant in the base layer is performed simultaneously with implanting the second-type dopant in a surface layer in the DRAM manufacturing process), forming conductive connections to the collector layer and the base layer (wherein the forming of the conductive connections is performed simultaneously with forming support device connections in the DRAM manufacturing process), forming a conductive stud having the first-type impurity above an emitter region in the base layer (wherein the forming of the conductive stud is performed simultaneously with forming a bit line stud in the DRAM manufacturing process), and annealing the structure to diffuse the first-type impurity into the emitter region (wherein the annealing is performed simultaneously with an annealing process in the DRAM manufacturing process).
The forming of the conductive stud comprises forming a mask over the substrate, the mask including an opening over the emitter region and depositing doped polysilicon in the opening. The conductive stud reduces a terminal resistance of the bipolar device. The first-type dopant comprises an N-type dopant, the second-type dopant comprises a P-type dopant and t bipolar device comprises a vertical NPN bipolar device.


REFERENCES:
patent: 5220207 (1993-06-01), Kovalcik et al.
patent: 5394007 (1995-02-01), Reuss et al.
patent: 5471131 (1995-11-01), King et al.
patent: 5473276 (1995-12-01), Throngnumchai
patent: 5654665 (1997-08-01), Menon et al.
patent: 5923202 (1999-07-01), Merrill
patent: 5939991 (1999-08-01), Deng
Y. Nakagome et al., “A 1.5V Circuit Technology for 64Mb DRAMs”, 1990 Symposium on VLSI Circuits, pp. 17-18.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low input impedance line/bus receiver does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low input impedance line/bus receiver, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low input impedance line/bus receiver will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2996723

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.