Active solid-state devices (e.g. – transistors – solid-state diode – Integrated circuit structure with electrically isolated... – Including dielectric isolation means
Reexamination Certificate
2011-04-05
2011-04-05
Smith, Bradley K (Department: 2894)
Active solid-state devices (e.g., transistors, solid-state diode
Integrated circuit structure with electrically isolated...
Including dielectric isolation means
C257SE21564
Reexamination Certificate
active
07919829
ABSTRACT:
A method of depositing dielectric material into sub-micron spaces and resultant structures is provided. After a trench is etched in the surface of a wafer, a silicon nitride barrier is deposited into the trench. The silicon nitride layer has a high nitrogen content near the trench walls to protect the walls. The silicon nitride layer further from the trench walls has a low nitrogen content and a high silicon content, to allow improved adhesion. The trench is then filled with a spin-on precursor. A densification or reaction process is then applied to convert the spin-on material into an insulator. The resulting trench has a well-adhered insulator which helps the insulating properties of the trench.
REFERENCES:
patent: 4855804 (1989-08-01), Bergami et al.
patent: 5087586 (1992-02-01), Chan et al.
patent: 5190889 (1993-03-01), Poon et al.
patent: 5229316 (1993-07-01), Lee et al.
patent: 5387540 (1995-02-01), Poon et al.
patent: 5447884 (1995-09-01), Fahey et al.
patent: 5492858 (1996-02-01), Bose et al.
patent: 5702976 (1997-12-01), Schuegraf et al.
patent: 5869384 (1999-02-01), Yu et al.
patent: 5926717 (1999-07-01), Michael et al.
patent: 5943585 (1999-08-01), May et al.
patent: 6027982 (2000-02-01), Peidous et al.
patent: 6037238 (2000-03-01), Chang et al.
patent: 6046487 (2000-04-01), Benedict et al.
patent: 6180490 (2001-01-01), Vassiliev et al.
patent: 6187651 (2001-02-01), Oh
patent: 6297127 (2001-10-01), Chen et al.
patent: 6316331 (2001-11-01), Tseng
patent: 6461937 (2002-10-01), Kim et al.
patent: 6500726 (2002-12-01), Lee et al.
patent: 6518148 (2003-02-01), Cheng et al.
patent: 6576558 (2003-06-01), Lin et al.
patent: 6657276 (2003-12-01), Karlsson et al.
patent: 6699799 (2004-03-01), Ahn et al.
patent: 6717231 (2004-04-01), Kim et al.
patent: 6956276 (2005-10-01), Hokazono
patent: 7176104 (2007-02-01), Chen et al.
patent: 7271463 (2007-09-01), Smythe, III et al.
patent: 2002/0022326 (2002-02-01), Kunikiyo
patent: 2002/0064937 (2002-05-01), Kim et al.
patent: 2002/0135025 (2002-09-01), Park
patent: 2002/0168873 (2002-11-01), Ahn et al.
patent: 2003/0022522 (2003-01-01), Nishiyama et al.
patent: 2003/0038334 (2003-02-01), Kim et al.
patent: 2004/0099928 (2004-05-01), Nunan et al.
patent: 2004/0145029 (2004-07-01), Adetutu et al.
patent: 2005/0026443 (2005-02-01), Goo et al.
patent: 2006/0046407 (2006-03-01), Juengling
Peters, Laura, “Choices and challenges for shallow trench isolation,” Semiconductor International, Website www.reed-electronics.com, Apr. 1, 1999, 6 pages.
Advertisement entitled “Polysilazane SODs Spinfill™ 400 Series for STI/PMD Application,” (Undated.
PCT Notification of Transmittal of International Search Report and Written Opinion, International Application No. PCT/US2009/053881, dated Feb. 11, 2010.
Beaman Kevin L.
Patraw Robert D.
Smythe, III John A.
Trivedi Jigish D.
Knobbe Martens Olson & Bear LLP
Micro)n Technology, Inc.
Movva Amar
Smith Bradley K
LandOfFree
Liner for shallow trench isolation does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Liner for shallow trench isolation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Liner for shallow trench isolation will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2687075