Static information storage and retrieval – Addressing – Plural blocks or banks
Reexamination Certificate
2001-05-16
2004-09-21
Whitmore, Stacy A. (Department: 2812)
Static information storage and retrieval
Addressing
Plural blocks or banks
C365S230060, C711S209000, C716S030000
Reexamination Certificate
active
06795367
ABSTRACT:
BACKGROUND
Many semiconductor processing foundries have a maximum lithographic size they may use to form a chip. A common limit, for example, is 20×20 mm
2
. Making a chip larger than that maximum size may be carried out using stitching. Stitching forms different portions of the chip in different areas of the wafer. The different areas are then “stitched” together with interconnect lines to form the overall chip.
Complicated chips may require a large number of stitches to form an entire circuit. The complexity of the chips may increase the cost and defect rate of the chips and lower throughput in the chip production process.
SUMMARY
A binary decoder block according to an embodiment includes a number N of generic blocks which are stitched together. Each generic decoder block includes a number of address lines for addressing decoders in the generic decoder block, and no more than 2*(2
k
−1)+N block address lines for addressing the generic blocks, where k is the whole number portion of log
2
(N−1).
A gray decoder block according to an embodiment includes a number N of generic blocks which are stitched together. Each generic decoder block includes a number of address lines for addressing decoders in the generic decoder block, and no more than 2*(2
k
−1)+2(N−1) block address lines for addressing the generic blocks.
A decoder block according to an alternate embodiment includes a number N of generic blocks which are stitched together. Each generic decoder block includes a number of address lines for addressing decoders in the generic decoder block, and no more than N block address lines. The decoder block includes a block address decoder for selecting block address lines corresponding to a selected generic block in the decoder block.
In a sensor including the decoder block and a pixel section, the features in the decoder block may have a smaller pitch than the features in the pixel section, for example, a ratio of 0.98 or less. The smaller pitch of the decoder block may provide more area on the silicon surface of the chip for the routing liens used to stitch together the component blocks of the decoder block. Interconnects between the decoder block and the pixel section may be angled to accommodate the larger stitching sections.
REFERENCES:
patent: 4622670 (1986-11-01), Martin
patent: 4910162 (1990-03-01), Yasaka et al.
patent: 5195053 (1993-03-01), Hayano
patent: 5220518 (1993-06-01), Haq
patent: 5295116 (1994-03-01), Iwashita
patent: 5297085 (1994-03-01), Choi et al.
patent: 5301162 (1994-04-01), Shimizu
patent: 5323357 (1994-06-01), Kaneko
patent: 5446859 (1995-08-01), Shin et al.
patent: 5553026 (1996-09-01), Nakai et al.
patent: 5583822 (1996-12-01), Rao
patent: 5621690 (1997-04-01), Jungroth et al.
patent: 5978277 (1999-11-01), Hsu et al.
patent: 5982680 (1999-11-01), Wada
patent: 6026021 (2000-02-01), Hoang
patent: 6055207 (2000-04-01), Nam
patent: 6204792 (2001-03-01), Andersson
patent: 6236683 (2001-05-01), Mougeat et al.
patent: 6314042 (2001-11-01), Tomishima et al.
patent: 6366526 (2002-04-01), Naffziger et al.
patent: 6424589 (2002-07-01), Mochida
patent: 6487315 (2002-11-01), Kadono
patent: 6496400 (2002-12-01), Chevallier
Dickstein , Shapiro, Morin & Oshinsky, LLP
Whitmore Stacy A.
LandOfFree
Layout technique for address signal lines in decoders... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Layout technique for address signal lines in decoders..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Layout technique for address signal lines in decoders... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3246553