Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Grooved and refilled with deposited dielectric material
Reexamination Certificate
2011-04-05
2011-04-05
Richards, N Drew (Department: 2895)
Semiconductor device manufacturing: process
Formation of electrically isolated lateral semiconductive...
Grooved and refilled with deposited dielectric material
C438S436000
Reexamination Certificate
active
07919390
ABSTRACT:
An isolation structure in a memory device and a method for fabricating the isolation structure. In the method, a first trench is formed in a cell region of a semiconductor substrate and a second trench in a peripheral region of the semiconductor substrate. A liner layer comprising a silicon nitride layer is formed on the first and second trenches. A spin on dielectric (SOD) layer comprising polysilazane is formed on the liner layer so as to fill the first and second trenches. A portion of the SOD layer filling the second trench is removed. A portion of the silicon nitride layer, which is disposed on the second trench and is exposed after the removing of the portion of the SOD layer, is oxidized using oxygen plasma and heat generated from the plasma. A high density plasma (HDP) oxide layer is formed to fill the second trench.
REFERENCES:
patent: 4845048 (1989-07-01), Tamaki et al.
patent: 6482715 (2002-11-01), Park et al.
patent: 6756654 (2004-06-01), Heo et al.
patent: 7163869 (2007-01-01), Kim et al.
patent: 7271463 (2007-09-01), Smythe, III et al.
patent: 7271464 (2007-09-01), Trivedi et al.
patent: 7575981 (2009-08-01), Lee et al.
patent: 7785985 (2010-08-01), Shin et al.
patent: 2002/0076900 (2002-06-01), Park et al.
patent: 2004/0248374 (2004-12-01), Belyansky et al.
patent: 2006/0024912 (2006-02-01), Lee
patent: 2008/0166854 (2008-07-01), Shin et al.
patent: 2009/0020847 (2009-01-01), Byun et al.
patent: 2009/0068816 (2009-03-01), Eun
patent: 10-0567070 (2006-03-01), None
patent: 10-2007-0098322 (2007-10-01), None
patent: 10-0881135 (2009-01-01), None
Hynix / Semiconductor Inc.
Marshall & Gerstein & Borun LLP
Richards N Drew
Withers Grant S
LandOfFree
Isolation structure in memory device and method for... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Isolation structure in memory device and method for..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Isolation structure in memory device and method for... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2642601