Semiconductor device manufacturing: process – Forming bipolar transistor by formation or alteration of...
Patent
1998-01-30
2000-09-26
Fourson, George
Semiconductor device manufacturing: process
Forming bipolar transistor by formation or alteration of...
438421, 438459, 438977, H01L 21764, H01L 21328
Patent
active
061241792
ABSTRACT:
A method of semiconductor fabrication includes the steps of forming a dielectric layer on a first surface of a semiconductor wafer having a plurality of laterally distributed semiconductor devices selectively interconnected on the first surface and bonding a support substrate to the first surface of the semiconductor wafer on the dielectric layer to form a composite structure. A portion of the semiconductor wafer from a second surface which is opposite the first surface is removed and the second surface of the semiconductor wafer is processed. Processing of the second surface optionally includes the formation of isolation trenches electrically isolating the laterally distributed semiconductor devices.
REFERENCES:
patent: 3489961 (1970-01-01), Frescura et al.
patent: 3590479 (1971-07-01), Devries
patent: 3648131 (1972-03-01), Stuby
patent: 3761782 (1973-09-01), Youmans
patent: 4216491 (1980-08-01), Matsuda et al.
patent: 4286280 (1981-08-01), Sugawara
patent: 4554059 (1985-11-01), Short et al.
patent: 4656101 (1987-04-01), Yamazaki
patent: 4870475 (1989-09-01), Endo et al.
patent: 4897362 (1990-01-01), Delgado et al.
patent: 4939568 (1990-07-01), Kato et al.
patent: 4940671 (1990-07-01), Small et al.
patent: 5004705 (1991-04-01), Blackstone
patent: 5031009 (1991-07-01), Fujihira
patent: 5072287 (1991-12-01), Nakagawa et al.
patent: 5306942 (1994-04-01), Fujii
patent: 5391898 (1995-02-01), Hagino
patent: 5426072 (1995-06-01), Finnila
K.E. Bean and W.R. Runyan, Dielectric Isolation: Comprehensive, Current and Future, Journal of the Electrochemical Society, Jan. 1977, pp. 5C-12C. vol. 124, No. 1.
K.H. Weiner, P.G. Carey, A.M. McCarthy, and T.W. Sigmon, Diodes with 300-.ANG. Junction Depth, IEEE Electron Device Letters, vol. 13, No. 7, Jul. 1992, pp. 369-371.
My H. Nguyen, Low Stress Silver-Glass Die Attach Material, IEEE Transactions of Components, Hybrids, and Manufacturing Technology, vol. 13, No. 3, Sep. 1990, pp. 478-483.
A. Reisman, M. Berkenblit, S.A. Chan, F.B. Kaufman, and D.C. Green, The Controlled Etching of Silicon in Catalyzed Ethylenediamine-Pyrocatechol-Water Solutions, J. Electrochem. Soc.: Solid State Science and Technology, Aug. 1979, pp. 1406-1415. vol. 126, No. 8.
C.C. Lee, C.Y. Wang, and G. Matijasevic, Au-In Bonding Below the Eutectic Temperature, IEEE Transactions on Components, Hybrids, and Manufacturing Technology, vol. 16, No. 3, May 1993, pp. 311-316.
Fourson George
Koestner Ken J.
LandOfFree
Inverted dielectric isolation process does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Inverted dielectric isolation process, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Inverted dielectric isolation process will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2099561