Facsimile and static presentation processing – Facsimile – Specific signal processing circuitry
Patent
1983-02-07
1985-04-02
Chin, Tommy P.
Facsimile and static presentation processing
Facsimile
Specific signal processing circuitry
H04N 524
Patent
active
045090793
ABSTRACT:
The application relates to an interlace detector for a raster beam control circuit, such as in a television or computer display. Under 1:1 interlace conditions, depending on the condition of the logic at the time that the 1:1 interlace is selected, an odd field condition may result wherein the first half of the top horizontal line and the second half of the bottom horizontal line are blanked. The interlace detector detects this situation by detecting coincidence between a horizontal blanking pulse and the vertical reset pulse, and delays the transmission of the vertical reset pulse to the vertical field counter for one-half of the horizontal line scan time. This, in turn, delays vertical blanking so that a full line of information appears in the upper and lower lines of the display. In the specific embodiment disclosed, a bistable circuit triggered by horizontal blanking pulses and the undelayed vertical reset pulse produces the delayed vertical reset pulse.
REFERENCES:
patent: 3479459 (1969-11-01), Scipione
patent: 3721760 (1973-03-01), Klein
patent: 4081835 (1978-03-01), Klein
patent: 4228464 (1980-10-01), Duijkers
Chin Tommy P.
Parker Michael D.
Visual Information Institute, Inc.
LandOfFree
Interlace detector does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Interlace detector, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Interlace detector will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1093581